参数资料
型号: AD8322ARU
厂商: ANALOG DEVICES INC
元件分类: 通用总线功能
英文描述: 5 V CATV Line Driver Coarse Step Output Power Control
中文描述: LINE DRIVER, PDSO28
封装: TSSOP-28
文件页数: 7/16页
文件大小: 243K
代理商: AD8322ARU
REV. 0
AD8322
–7–
APPLICATIONS
General Application
The AD8322 is primarily intended for use as the upstream power
amplifier (PA) in DOCSIS (Data Over Cable Service Interface
Specifications) certified cable modems and CATV set-top boxes.
Upstream data is modulated in QPSK or QAM format. This is
done with DSP or a dedicated QPSK/QAM modulator. The
amplifier receives its input signal from the QPSK/QAM modula-
tor or from a DAC. In either case the signal must be low-pass
filtered before being applied to the amplifier. Because the distance
from the cable modem to the central office will vary with each
subscriber, the AD8322 must be capable of varying its output
power by applying gain or attenuation to ensure that all signals
arriving at the central office are of the same amplitude. The
upstream signal path contains components such as a transformer
and diplexer that will result in some amount of power loss. There-
fore, the amplifier must be capable of providing enough power
into a 75
load to overcome these losses without sacrificing the
integrity of the output signal.
Operational Description
The AD8322 is composed of three analog functions in the power-
up or forward mode. The input amplifier (preamp) can be used
single-ended or differentially. If the input is used in the differen-
tial configuration, it is imperative that the input signals be 180
degrees out of phase and of equal amplitudes. This will ensure
the proper gain accuracy and harmonic performance. The preamp
stage drives a DAC, which provides the bulk of the AD8322’s
attenuation (7 bits or 42.14 dB). The signals in the preamp and
DAC gain blocks are differential to improve the PSRR and linear-
ity. A differential current is fed from the DAC into the output
stage, which amplifies these currents to the appropriate levels
necessary to drive a 75
load. The output stage utilizes negative
feedback to implement a differential 75
output impedance.
This eliminates the need for external matching resistors.
SPI Programming and Gain Adjustment
Gain programming of the AD8322 is accomplished using a serial
peripheral interface (SPI) and three digital control lines,
DATEN
,
SDATA, and CLK. To change the gain, eight bits of data are
streamed into the serial shift register through the SDATA port.
The SDATA load sequence begins with a falling edge on the
DATEN
pin, thus activating the CLK line. Although the CLK
line is now activated, no change in gain is observed. With the
CLK line activated, data on the SDATA line is clocked into the
serial shift register, Most Significant Bit (MSB) first, on the
rising edge of each CLK pulse. A rising edge on the
DATEN
line
latches the contents of the shift register into the attenuator core
resulting in a well-controlled change in the output signal level.
The serial interface timing for the AD8322 is shown in Fig-
ures 2 and 3. The programmable gain range of the AD8322 is
–12.64 dB to +29.5 dB and scales 6.02 dB for each major carry.
Because the AD8322 was characterized with a TOKO transformer,
the stated gain values already take into account the losses asso-
ciated with the transformer. Valid gain codes are the major carries
from decimal 1–128 (decimal values 1, 2, 4, 8, 16, 32, 64, 128).
The resulting gain for each code can be seen in Table I. Although
the AD8322 is designed for use with the previous eight codes,
the intermediate codes can be used.
The gain transfer function is as follows:
A
V
= 20
×
LOG (0.2332
×
CODE) for 1
CODE
128
A
V
= 29.5 dB for CODE
128
where
A
V
is the gain in dB and
CODE
is the decimal equivalent
of the 8-bit word.
Figure 4 shows the gain characteristic for all possible values
(except 0) in an 8-bit word. Code 0 may be used if more
feedthrough isolation is required. It typically provides –85 dB of
isolation across the 5 MHz to 65 MHz upstream band.
GAIN CODE
Decimal
35
0
G
30
25
20
15
10
0
5
10
15
20
32
64
96
128
160
192
224
256
5
Figure 4. Gain vs. Gain Code
Input Bias, Impedance, and Termination
The V
IN+
and V
IN–
inputs have a dc bias level of approximately
V
CC
/2, therefore the input signal should be ac-coupled. The
differential input impedance is approximately 235
while the
single-ended input impedance is 210
. If the AD8322 is being
operated in a single-ended input configuration with a desired
input impedance of 75
, the V
IN+
and V
IN–
inputs should be
terminated as shown in Figure 5. For input impedances other
than 75
, the value of R1 in Figure 5 can be calculated using
the following equation:
Z
R
IN
=
1210
Z
IN
= 75
AD8322
R1 = 118
Figure 5. Single-Ended Input Termination
相关PDF资料
PDF描述
AD8322 5 V CATV Line Driver Coarse Step Output Power Control
AD8323ARU-REEL 5 V CATV Line Driver Fine Step Output Power Control
AD8323ARU 5 V CATV Line Driver Fine Step Output Power Control
AD8323 5 V CATV Line Driver Fine Step Output Power Control
AD8323-EVAL 5 V CATV Line Driver Fine Step Output Power Control
相关代理商/技术参数
参数描述
AD8322ARU-REEL 制造商:Analog Devices 功能描述:SP Amp Line Driver Amp Single 5.25V 28-Pin TSSOP T/R 制造商:Rochester Electronics LLC 功能描述:TSSOP COARSE STEP +5V CATV LINE DRIVER - Tape and Reel
AD8322ARUZ 制造商:Analog Devices 功能描述:SP Amp Line Driver Amp Single 5.25V 28-Pin TSSOP Tube
AD8322ARUZ-REEL 功能描述:IC LN DVR CATV COARS-STP 28TSSOP RoHS:是 类别:集成电路 (IC) >> 线性 - 视频处理 系列:- 产品变化通告:Product Discontinuation 07/Mar/2011 标准包装:3,000 系列:OMNITUNE™ 类型:调谐器 应用:移动电话,手机,视频显示器 安装类型:表面贴装 封装/外壳:65-WFBGA 供应商设备封装:PG-WFSGA-65 包装:带卷 (TR) 其它名称:SP000365064
AD8322-EVAL 制造商:Analog Devices 功能描述:Evaluation Kit For 5 V CATV Line Driver Coarse Step Output Power Control
AD8323 制造商:AD 制造商全称:Analog Devices 功能描述:5 V CATV Line Driver Fine Step Output Power Control