参数资料
型号: AD8652ARMZ
厂商: Analog Devices Inc
文件页数: 8/20页
文件大小: 0K
描述: IC OPAMP VF CMOS 50MHZ LN 8MSOP
标准包装: 50
系列: DigiTrim®
放大器类型: 电压反馈
电路数: 2
输出类型: 满摆幅
转换速率: 41 V/µs
增益带宽积: 50MHz
电流 - 输入偏压: 1pA
电压 - 输入偏移: 90µV
电流 - 电源: 17.5mA
电流 - 输出 / 通道: 40mA
电压 - 电源,单路/双路(±): 2.7 V ~ 5.5 V,±1.35 V ~ 2.75 V
工作温度: -40°C ~ 125°C
安装类型: 表面贴装
封装/外壳: 8-TSSOP,8-MSOP(0.118",3.00mm 宽)
供应商设备封装: 8-MSOP
包装: 管件
AD8651/AD8652
Data Sheet
Rev. D | Page 16 of 20
Input Capacitance
Along with bypassing and grounding, high speed amplifiers can be
sensitive to parasitic capacitance between the inputs and ground. A
few picofarads of capacitance reduces the input impedance at high
frequencies, which in turn increases the amplifier gain, causing
peaking in the frequency response or oscillations. With the
AD865x, additional input damping is required for stability with
capacitive loads greater than 47 pF with direct input to output
feedback (see the Output Capacitance section).
Output Capacitance
When using high speed amplifiers, it is important to consider
the effects of the capacitive loading on amplifier stability.
Capacitive loading interacts with the output impedance of the
amplifier, causing reduction of the BW as well as peaking and
ringing of the frequency response. To reduce the effects of the
capacitive loading and allow higher capacitive loads, there are
two commonly used methods.
As shown in Figure 56, place a small value resistor (RS) in
series with the output to isolate the load capacitor from the
amplifier output. Heavy capacitive loads can reduce the
phase margin of an amplifier and cause the amplifier
response to peak or become unstable. The AD865x is able
to drive up to 47 pF in a unity gain buffer configuration
without oscillation or external compensation. However, if
an application requires a higher capacitive load drive when
the AD865x is in unity gain, the use of external isolation
networks can be used. The effect produced by this resistor
is to isolate the op amp output from the capacitive load.
The required amount of series resistance has been
tabulated in Table 5 for different capacitive loads. While
this technique improves the overall capacitive load drive
for the amplifier, its biggest drawback is that it reduces the
output swing of the overall circuit.
VIN
0
3
2
U1
RL
CL
RS
VOUT
VCC
03301-
055
+
AD865x
V+
V
Figure 56. Driving Large Capacitive Loads
Table 5. Optimum Values for Driving Large Capacitive Loads
CL
RS
100 pF
50
500 pF
35
1.0 nF
25
Another way to stabilize an op amp driving a large capacitive
load is to use a snubber network, as shown in Figure 57. Because
there is not any isolation resistor in the signal path, this method
has the significant advantage of not reducing the output swing.
The exact values of RS and CS are derived experimentally. In
Figure 57, an optimum RS and CS combination for a capacitive
load drive ranging from 50 pF to 1 nF was chosen. For this,
RS = 3 and CS = 10 nF were chosen.
200mV
RL
CL
RS
CS
VOUT
V+
V
03301-
056
+
AD865x
V+
V
Figure 57. Snubber Network
Settling Time
The settling time of an amplifier is defined as the time it takes
for the output to respond to a step change of input and enter
and remain within a defined error band, as measured relative to
the 50% point of the input pulse. This parameter is especially
important in measurements and control circuits where amplifi-
ers are used to buffer A/D inputs or DAC outputs. The design of
the AD865x family combines a high slew rate and a wide gain
bandwidth product to produce an amplifier with very fast
settling time. The AD865x is configured in the noninverting
gain of 1 with a 2 V p-p step applied to its input. The AD865x
family has a settling time of about 130 ns to 0.01% (2 mV). The
output is monitored with a 10×, 10 M, 11.2 pF scope probe.
THD Readings vs. Common-Mode Voltage
Total harmonic distortion of the AD865x family is well below
0.0004% with any load down to 600 . The distortion is a
function of the circuit configuration, the voltage applied, and
the layout, in addition to other factors. The AD865x family
outperforms its competitor for distortion, especially at
frequencies below 20 kHz, as shown in Figure 58.
T
HD
+
NO
IS
E
(
%
)
0.0001
0.0002
0.0005
0.001
0.002
0.005
0.01
0.02
0.05
0.1
FREQUENCY (Hz)
VSY = +3.5V/–1.5V
VOUT = 2.0V p-p
20
50
100
500
20k
5k
2k
1k
OPA350
AD8651
03301-
057
Figure 58. Total Harmonic Distortion
相关PDF资料
PDF描述
TSW-105-07-L-D CONN HEADER 10POS .100" DL GOLD
AD8652ARZ IC OPAMP VF CMOS 50MHZ LN 8SOIC
OP221GSZ IC OPAMP GP DUAL LP 8SOIC
TSW-101-07-G-D CONN HEADER 2POS .100" DUAL GOLD
929834-02-21-RK CONN HEADER .100 SNGL STR 21POS
相关代理商/技术参数
参数描述
AD8652ARMZ-R2 制造商:Analog Devices 功能描述:OP Amp Dual GP R-R I/O 5.5V 8-Pin MSOP T/R 制造商:Analog Devices 功能描述:OP AMP DUAL 50MHZ RRI/O SMD 8652
AD8652ARMZ-R21 制造商:AD 制造商全称:Analog Devices 功能描述:50 MHz, Precision, Low Distortion, Low Noise CMOS Amplifiers
AD8652ARMZ-REEL 功能描述:IC OPAMP VF CMOS 50MHZ LN 8MSOP RoHS:是 类别:集成电路 (IC) >> Linear - Amplifiers - Instrumentation 系列:DigiTrim® 产品培训模块:Differential Circuit Design Techniques for Communication Applications 标准包装:1 系列:- 放大器类型:RF/IF 差分 电路数:1 输出类型:差分 转换速率:9800 V/µs 增益带宽积:- -3db带宽:2.9GHz 电流 - 输入偏压:3µA 电压 - 输入偏移:- 电流 - 电源:40mA 电流 - 输出 / 通道:- 电压 - 电源,单路/双路(±):3 V ~ 3.6 V 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:16-VQFN 裸露焊盘,CSP 供应商设备封装:16-LFCSP-VQ 包装:剪切带 (CT) 产品目录页面:551 (CN2011-ZH PDF) 其它名称:ADL5561ACPZ-R7CT
AD8652ARMZ-REEL1 制造商:AD 制造商全称:Analog Devices 功能描述:50 MHz, Precision, Low Distortion, Low Noise CMOS Amplifiers
AD8652ARZ 功能描述:IC OPAMP VF CMOS 50MHZ LN 8SOIC RoHS:是 类别:集成电路 (IC) >> Linear - Amplifiers - Instrumentation 系列:DigiTrim® 标准包装:2,500 系列:- 放大器类型:通用 电路数:4 输出类型:- 转换速率:0.6 V/µs 增益带宽积:1MHz -3db带宽:- 电流 - 输入偏压:45nA 电压 - 输入偏移:2000µV 电流 - 电源:1.4mA 电流 - 输出 / 通道:40mA 电压 - 电源,单路/双路(±):3 V ~ 32 V,±1.5 V ~ 16 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:14-TSSOP(0.173",4.40mm 宽) 供应商设备封装:14-TSSOP 包装:带卷 (TR) 其它名称:LM324ADTBR2G-NDLM324ADTBR2GOSTR