参数资料
型号: AD9838ACPZ-RL
厂商: Analog Devices Inc
文件页数: 18/32页
文件大小: 0K
描述: IC DDS 16MHZ LOW PWR 20LFCSP
产品培训模块: Direct Digital Synthesis Tutorial Series (1 of 7): Introduction
Direct Digital Synthesizer Tutorial Series (7 of 7): DDS in Action
Direct Digital Synthesis Tutorial Series (3 of 7): Angle to Amplitude Converter
Direct Digital Synthesis Tutorial Series (6 of 7): SINC Envelope Correction
Direct Digital Synthesis Tutorial Series (4 of 7): Digital-to-Analog Converter
Direct Digital Synthesis Tutorial Series (2 of 7): The Accumulator
标准包装: 5,000
分辨率(位): 10 b
主 fclk: 5MHz
电源电压: 2.3 V ~ 5.5 V
工作温度: -40°C ~ 125°C
安装类型: 表面贴装
封装/外壳: 20-WFQFN 裸露焊盘,CSP
供应商设备封装: 20-LFCSP-WQ(4x4)
包装: 带卷 (TR)
AD9838
Rev. A | Page 25 of 32
AD9838 to 68HC11/68L11 Interface
Figure 28 shows the serial interface between the AD9838 and
the 68HC11/68L11 microcontroller. The microcontroller is con-
figured as the master by setting the MSTR bit in the SPCR to 1.
This setting provides a serial clock on SCK; the MOSI output
drives the serial data line, SDATA. Because the microcontroller
does not have a dedicated frame sync pin, the FSYNC signal is
derived from a port line (PC7). The setup conditions for correct
operation of the interface are as follows:
SCK idles high between write operations (CPOL = 0)
Data is valid on the SCK falling edge (CPHA = 1)
When data is to be transmitted to the AD9838, the FSYNC line
(PC7) is taken low. Serial data from the 68HC11/68L11 is trans-
mitted in 8-bit bytes with only eight falling clock edges occurring
in the transmit cycle. Data is transmitted MSB first. To load data
into the AD9838, PC7 is held low after the first eight bits are
transferred, and a second serial write operation is performed to
the AD9838. Only after the second eight bits are transferred
should FSYNC be taken high again.
AD9838
FSYNC
SDATA
SCLK
68HC11/68L11
PC7
MOSI
SCK
090
77
-03
3
Figure 28. 68HC11/68L11 to AD9838 Interface
AD9838 to 80C51/80L51 Interface
Figure 29 shows the serial interface between the AD9838 and
the 80C51/80L51 microcontroller. The microcontroller is oper-
ated in Mode 0 so that TxD of the 80C51/80L51 drives SCLK of
the AD9838, and RxD drives the serial data line, SDATA. The
FSYNC signal is derived from a bit programmable pin on the
port (P3.3 is shown in Figure 29).
When data is to be transmitted to the AD9838, P3.3 is taken low.
The 80C51/80L51 transmits data in 8-bit bytes with only eight
falling SCLK edges occurring in each cycle. To load the remain-
ing eight bits to the AD9838, P3.3 is held low after the first eight
bits are transmitted, and a second write operation is initiated to
transmit the second byte of data. P3.3 is taken high following
the completion of the second write operation. SCLK should idle
high between the two write operations.
The 80C51/80L51 outputs the serial data in a format that has the
LSB first. The AD9838 accepts the MSB first (the four MSBs are
the control information, the next four bits are the address, and
the eight LSBs contain the data when writing to a destination
register). Therefore, the transmit routine of the 80C51/80L51
must take this into account and rearrange the bits so that the
MSB is output first.
AD9838
FSYNC
SDATA
SCLK
80C51/80L51
P3.3
RXD
TXD
0
90
77
-0
34
Figure 29. 80C51/80L51 to AD9838 Interface
AD9838 to DSP56002 Interface
Figure 30 shows the interface between the AD9838 and the
DSP56002. The DSP56002 is configured for normal mode asyn-
chronous operation with a gated internal clock (SYN = 0, GCK = 1,
SCKD = 1). The frame sync pin is generated internally (SC2 = 1),
the transfers are 16 bits wide (WL1 = 1, WL0 = 0), and the frame
sync signal frames the 16 bits (FSL = 0). The frame sync signal is
available on the SC2 pin, but it must be inverted before it is applied
to the AD9838. The interface to the DSP56000/DSP56001 is
similar to that of the DSP56002.
AD9838
FSYNC
SDATA
SCLK
DSP56002
SC2
STD
SCK
09
07
7-
0
35
Figure 30. DSP56002 to AD9838 Interface
相关PDF资料
PDF描述
AD9837BCPZ-RL IC WAVEFORM GEN PROG 10LFCSP
VE-2WM-IY-F2 CONVERTER MOD DC/DC 10V 50W
AD9837ACPZ-RL IC WAVEFORM GEN PROG 10LFCSP
VE-2W3-IY-F4 CONVERTER MOD DC/DC 24V 50W
VE-2W2-IY-F3 CONVERTER MOD DC/DC 15V 50W
相关代理商/技术参数
参数描述
AD9838ACPZ-RL7 功能描述:IC DDS 16MHZ LOW PWR 20LFCSP RoHS:是 类别:集成电路 (IC) >> 接口 - 直接数字合成 (DDS) 系列:- 产品变化通告:Product Discontinuance 27/Oct/2011 标准包装:2,500 系列:- 分辨率(位):10 b 主 fclk:25MHz 调节字宽(位):32 b 电源电压:2.97 V ~ 5.5 V 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:16-TSSOP(0.173",4.40mm 宽) 供应商设备封装:16-TSSOP 包装:带卷 (TR)
AD9838BCPZ-RL 功能描述:IC DDS 16MHZ LOW PWR 20LFCSP RoHS:是 类别:集成电路 (IC) >> 接口 - 直接数字合成 (DDS) 系列:- 产品变化通告:Product Discontinuance 27/Oct/2011 标准包装:2,500 系列:- 分辨率(位):10 b 主 fclk:25MHz 调节字宽(位):32 b 电源电压:2.97 V ~ 5.5 V 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:16-TSSOP(0.173",4.40mm 宽) 供应商设备封装:16-TSSOP 包装:带卷 (TR)
AD9838BCPZ-RL7 功能描述:IC DDS 16MHZ LP 20LFCSP RoHS:是 类别:集成电路 (IC) >> 接口 - 直接数字合成 (DDS) 系列:- 产品变化通告:Product Discontinuance 27/Oct/2011 标准包装:2,500 系列:- 分辨率(位):10 b 主 fclk:25MHz 调节字宽(位):32 b 电源电压:2.97 V ~ 5.5 V 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:16-TSSOP(0.173",4.40mm 宽) 供应商设备封装:16-TSSOP 包装:带卷 (TR)
AD9840 制造商:AD 制造商全称:Analog Devices 功能描述:Complete 10-Bit 40 MSPS CCD Signal Processor
AD9840A 制造商:AD 制造商全称:Analog Devices 功能描述:Complete 10-Bit 40 MSPS CCD Signal Processor