参数资料
型号: ADCLK950BCPZ-REEL7
厂商: Analog Devices Inc
文件页数: 12/12页
文件大小: 0K
描述: IC CLOCK BUFFER MUX 2:10 40LFCSP
标准包装: 750
系列: SIGe
类型: 扇出缓冲器(分配),多路复用器
电路数: 1
比率 - 输入:输出: 2:10
差分 - 输入:输出: 是/是
输入: CML,CMOS,LVDS,LVPECL
输出: LVPECL
频率 - 最大: 4.8GHz
电源电压: 2.97 V ~ 3.63 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 40-VFQFN 裸露焊盘,CSP
供应商设备封装: 40-LFCSP-VQ(6x6)
包装: 带卷 (TR)
ADCLK950
Rev. A | Page 9 of 12
FUNCTIONAL DESCRIPTION
CLOCK INPUTS
The ADCLK950 accepts a differential clock input from one of
two inputs and distributes the selected clock to all 10 LVPECL
outputs. The maximum specified frequency is the point at which
the output voltage swing is 50% of the standard LVPECL swing
(see Figure 4). See the functional block diagram (Figure 1) and
the General Description section for more clock input details.
See Figure 19 through Figure 23 for various clock input
termination schemes.
Output jitter performance is degraded by an input slew rate
below 4 V/ns, as shown in Figure 12. The ADCLK950 is
specifically designed to minimize added random jitter over a
wide input slew rate range. Whenever possible, clamp excessively
large input signals with fast Schottky diodes because attenuators
reduce the slew rate. Input signal runs of more than a few
centimeters should be over low loss dielectrics or cables with
good high frequency characteristics.
CLOCK OUTPUTS
The specified performance necessitates using proper transmission
line terminations. The LVPECL outputs of the ADCLK950 are
designed to directly drive 800 mV into a 50 Ω cable or into
microstrip/stripline transmission lines terminated with 50 Ω
referenced to VCC 2 V, as shown in Figure 14. The LVPECL
output stage is shown in Figure 13. The outputs are designed for
best transmission line matching. If high speed signals must be
routed more than a centimeter, either the microstrip or the
stripline technique is required to ensure proper transition times
and to prevent excessive output ringing and pulse width depen-
dent propagation delay dispersion.
VEE
VCC
Qx
08
27
9-
0
13
Figure 13. Simplified Schematic Diagram of the LVPECL Output Stage
Figure 14 through Figure 17 depict various LVPECL output
termination schemes. When dc-coupled, VS of the receiving buffer
should match VS_DRV.
Thevenin-equivalent termination uses a resistor network to
provide 50 Ω termination to a dc voltage that is below VOL of
the LVPECL driver. In this case, VS_DRV on the ADCLK950
should equal VS of the receiving buffer. Although the resistor
combination shown (in Figure 15) results in a dc bias point of
VS_DRV 2 V, the actual common-mode voltage is VS_DRV
1.3 V because there is additional current flowing from the
ADCLK950 LVPECL driver through the pull-down resistor.
LVPECL Y-termination is an elegant termination scheme that
uses the fewest components and offers both odd- and even-mode
impedance matching. Even-mode impedance matching is an
important consideration for closely coupled transmission lines
at high frequencies. Its main drawback is that it offers limited
flexibility for varying the drive strength of the emitter follower
LVPECL driver. This can be an important consideration when
driving long trace lengths but is usually not an issue.
VS_DRV
Z0 = 50
VS = VS_DRV
LVPECL
50
VCC – 2V
50
Z0 = 50
ADCLK950
08
27
9-
0
1
4
Figure 14. DC-Coupled, 3.3 V LVPECL
VS_DRV
50
SINGLE-ENDED
(NOT COUPLED)
VS
VS_DRV
LVPECL
127
83
ADCLK950
0
82
79
-01
5
Figure 15. DC-Coupled, 3.3 V LVPECL Far-End Thevenin Termination
VS_DRV
Z0 = 50
VS = VS_DRV
LVPECL
50
Z0 = 50
ADCLK950
0
82
79-
0
16
Figure 16. DC-Coupled, 3.3 V LVPECL Y-Termination
VS_DRV
100 DIFFERENTIAL
(COUPLED)
TRANSMISSION LINE
VS
LVPECL
100
0.1nF
200
ADCLK950
08
27
9-
01
7
Figure 17. AC-Coupled, LVPECL with Parallel Transmission Line
相关PDF资料
PDF描述
VE-B60-IU-B1 CONVERTER MOD DC/DC 5V 200W
SY100H841LZH TR IC CLK BUFFER 1:4 160MHZ 16-SOIC
SY100H842LZG TR IC CLK BUFFER 1:4 160MHZ 16-SOIC
VE-J5D-MZ-F3 CONVERTER MOD DC/DC 85V 25W
SY58034UMG TR IC CLK BUFF MUX 2:6 7.5GHZ 32MLF
相关代理商/技术参数
参数描述
ADCLK954 制造商:AD 制造商全称:Analog Devices 功能描述:Two Selectable Inputs, 12 LVPECL Outputs, SiGe Clock Fanout Buffer
ADCLK954/PCBZ 功能描述:KIT EVAL CLK BUFF ADCLK954 RoHS:是 类别:编程器,开发系统 >> 评估演示板和套件 系列:SIGe 标准包装:1 系列:PSoC® 主要目的:电源管理,热管理 嵌入式:- 已用 IC / 零件:- 主要属性:- 次要属性:- 已供物品:板,CD,电源
ADCLK954BCPZ 功能描述:IC CLOCK BUFFER MUX 2:12 40LFCSP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟缓冲器,驱动器 系列:SIGe 产品培训模块:High Bandwidth Product Overview 标准包装:1,000 系列:Precision Edge® 类型:扇出缓冲器(分配) 电路数:1 比率 - 输入:输出:1:4 差分 - 输入:输出:是/是 输入:CML,LVDS,LVPECL 输出:CML 频率 - 最大:2.5GHz 电源电压:2.375 V ~ 2.625 V 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:16-VFQFN 裸露焊盘,16-MLF? 供应商设备封装:16-MLF?(3x3) 包装:带卷 (TR)
ADCLK954BCPZ-REEL7 功能描述:IC CLOCK BUFFER MUX 2:12 40LFCSP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟缓冲器,驱动器 系列:SIGe 标准包装:74 系列:- 类型:扇出缓冲器(分配) 电路数:1 比率 - 输入:输出:1:10 差分 - 输入:输出:是/是 输入:HCSL, LVCMOS, LVDS, LVPECL, LVTTL 输出:HCSL,LVDS 频率 - 最大:400MHz 电源电压:3 V ~ 3.6 V 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:32-VFQFN 裸露焊盘 供应商设备封装:32-QFN(5x5) 包装:管件
ADCM-2650-0001 制造商:HP 制造商全称:Agilent(Hewlett-Packard) 功能描述:Agilent ADCM-2650-0001 Portrait VGA Resolution CMOS Camera Module