参数资料
型号: ADDI7100BCPZ
厂商: Analog Devices Inc
文件页数: 8/20页
文件大小: 0K
描述: IC PROCESSOR CCD SIGNAL7 32LFCSP
标准包装: 1
类型: CCD 信号处理器,12 位
应用: 数码相机
安装类型: 表面贴装
封装/外壳: 32-VFQFN 裸露焊盘,CSP
供应商设备封装: 32-LFCSP-VQ(5x5)
包装: 托盘
ADDI7100
Rev. C | Page 16 of 20
SERIAL INTERFACE TIMING
All ADDI7100 internal registers are accessed through a 3-wire
serial interface. Each register consists of an 8-bit address and
a 16-bit data-word. Both the address and the data-word are
written starting with the LSB. To write to each register, a 24-bit
operation is required, as shown in Figure 16. Although many
data-words are fewer than 16 bits wide, all 16 bits must be written
for each register. For example, if the data-word is only eight bits
wide, the upper eight bits are don’t care bits and must be filled
with zeros during the serial write operation. If fewer than 16 data
bits are written, the register is not updated with new data.
Figure 17 shows a more efficient way to write to the registers,
using the ADDI7100 address autoincrement capability. Using
this method, the lowest desired address is written first, followed
by multiple 16-bit data-words. Each data-word is automatically
written to the address of the next highest register. By eliminating
the need to write each address, faster register loading is achieved.
Continuous write operations can start with any register location.
07
60
8
-01
9
A2
SDATA
A0
A1
A4
A5
A6
A7
D0
D1
D2
D3
D13
D14 D15
SL
A3
tLS
8-BIT ADDRESS
16-BIT DATA
24
4
5
6
7
8
9
10
11
12
22
23
tLH
tDH
tDS
NOTES
1. SDATA BITS ARE LATCHED ON SCK RISING EDGES. SCK CAN IDLE HIGH OR LOW BETWEEN WRITE OPERATIONS.
2. ALL 24 BITS MUST BE WRITTEN: 8 BITS FOR ADDRESS AND 16 BITS FOR DATA.
3. IF THE REGISTER LENGTH IS LESS THAN 16 BITS, THEN ZEROS MUST BE USED TO COMPLETE THE 16-BIT
DATA LENGTH.
4. NEW DATA VALUES ARE UPDATED IN THE SPECIFIED REGISTER LOCATION AT DIFFERENT TIMES, DEPENDING ON
THE PARTICULAR REGISTER WRITTEN TO.
SCK
12
3
Figure 16. Serial Write Operation
NOTES
1. MULTIPLE SEQUENTIAL REGISTERS CAN BE LOADED CONTINUOUSLY.
2. THE FIRST (LOWEST ADDRESS) REGISTER ADDRESS IS WRITTEN, FOLLOWED BY MULTIPLE 16-BIT DATA-WORDS.
3. THE ADDRESS AUTOMATICALLY INCREMENTS WITH EACH 16-BIT DATA-WORD (ALL 16 BITS MUST BE WRITTEN).
4. SL IS HELD LOW UNTIL THE LAST DESIRED REGISTER HAS BEEN LOADED.
07
60
8-
0
20
SDATA
A0
A1
A2
A6
A7
D0
D1
D14 D15
SCK
SL
A3
D0
D1
D14
D15
D0
DATA FOR STARTING
REGISTER ADDRESS
DATA FOR NEXT
REGISTER ADDRESS
D2
D1
1
24
23
4
7
89
10
23
26
25
40
39
42
41
43
Figure 17. Continuous Serial Write Operation
相关PDF资料
PDF描述
MAX3243CUI+ IC TXRX RS-232 W/SHTDWN 28TSSOP
ICS1893BKILFT PHYCEIVER LOW PWR 3.3V 56-VQFN
ADV7180BST48Z IC VID DECOD SDTV 10BIT 48LQFP
AD9889BBBCZ-80 TRANSMITTER HDMI/DVI 76-CSPBGA
AD8325ARUZ IC LN DVR CATV FINE-STEP 28TSSOP
相关代理商/技术参数
参数描述
ADDI7100BCPZRL 功能描述:IC PROCESSOR CCD SIGNAL7 32LFCSP RoHS:是 类别:集成电路 (IC) >> 线性 - 视频处理 系列:- 产品变化通告:Product Discontinuation 07/Mar/2011 标准包装:3,000 系列:OMNITUNE™ 类型:调谐器 应用:移动电话,手机,视频显示器 安装类型:表面贴装 封装/外壳:65-WFBGA 供应商设备封装:PG-WFSGA-65 包装:带卷 (TR) 其它名称:SP000365064
ADDI9000BBCZRL 制造商:Analog Devices 功能描述:
ADDI9000BCBZRL 制造商:Analog Devices 功能描述:DRIVER
ADDI9000XCBZ
ADDI9001BBCZ 制造商:Analog Devices 功能描述: