参数资料
型号: ADF4002BRUZ-RL
厂商: Analog Devices Inc
文件页数: 19/20页
文件大小: 0K
描述: IC PLL FREQUENCY SYNTH 16-TSSOP
设计资源: Very Low Jitter Encode (Sampling) Clocks for High Speed Analog-to-Digital Converters Using ADF4002 (CN0003)
标准包装: 2,500
类型: 时钟/频率合成器(RF),相位检测器
PLL:
输入: CMOS,TTL
输出: 时钟
电路数: 1
比率 - 输入:输出: 2:1
差分 - 输入:输出: 是/无
频率 - 最大: 400MHz
除法器/乘法器: 是/无
电源电压: 2.7 V ~ 3.3 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 16-TSSOP(0.173",4.40mm 宽)
供应商设备封装: 16-TSSOP
包装: 带卷 (TR)
配用: EVAL-ADF4002EBZ1-ND - BOARD EVAL FOR ADF4002
ADF4002
Data Sheet
Rev. C | Page 8 of 20
THEORY OF OPERATION
REFERENCE INPUT SECTION
The reference input stage is shown in Figure 10. SW1 and SW2
are normally closed switches. SW3 is normally open. When
power-down is initiated, SW3 is closed and SW1 and SW2 are
opened. This ensures that there is no loading of the REFIN pin
on power-down.
100k
NC
REFIN
NC
NO
SW1
SW2
BUFFER
SW3
TO R COUNTER
POWER-DOWN
CONTROL
06052-
013
Figure 10. Reference Input Stage
RF INPUT STAGE
The RF input stage is shown in Figure 11. It is followed by a
2-stage limiting amplifier to generate the CML clock levels
needed for the N counter.
500
1.6V
500
AGND
BIAS
GENERATOR
RFINA
RFINB
AVDD
06052-
014
Figure 11. RF Input Stage
N COUNTER
The N CMOS counter allows a wide ranging division ratio in
the PLL feedback counter. Division ratios from 1 to 8191 are
allowed.
N and R Relationship
The N counter makes it possible to generate output frequencies
that are spaced only by the reference frequency divided by R.
The equation for the VCO frequency is
R
f
N
f
REFIN
VCO
×
=
where:
fVCO is the output frequency of external voltage controlled
oscillator (VCO).
N is the preset divide ratio of binary 13-bit counter (1 to 8191).
fREFIN is the external reference frequency oscillator.
TO PFD
FROM RF
INPUT STAGE
FROM N
COUNTER LATCH
13-BIT N
COUNTER
06052-
021
Figure 12. N Counter
R COUNTER
The 14-bit R counter allows the input reference frequency to be
divided down to produce the reference clock to the phase
frequency detector (PFD). Division ratios from 1 to 16,383 are
allowed.
PHASE FREQUENCY DETECTOR (PFD) AND
CHARGE PUMP
The PFD takes inputs from the R counter and N counter and
produces an output proportional to the phase and frequency
difference between them. Figure 13 is a simplified schematic.
The PFD includes a programmable delay element that controls
the width of the antibacklash pulse. This pulse ensures that
there is no dead zone in the PFD transfer function, and
minimizes phase noise and reference spurs. Two bits in the
reference counter latch (ABP2 and ABP1) control the width of
the pulse. See Figure 16 for details. The smallest antibacklash
pulse width is not recommended.
HI
D1
D2
Q1
Q2
CLR1
CLR2
CP
U1
U2
UP
DOWN
ABP2
ABP1
CPGND
U3
R DIVIDER
PROGRAMMABLE
DELAY
N DIVIDER
VP
CHARGE
PUMP
06052-
023
Figure 13. PFD Simplified Schematic and Timing (In Lock)
相关PDF资料
PDF描述
VI-B1D-MV-S CONVERTER MOD DC/DC 85V 150W
MS27484E20F2P CONN PLUG 65POS STRAIGHT W/PINS
X9314WMI-3 IC XDCP SGL 32-TAP 10K 8-MSOP
ADF4002BCPZ-RL IC PLL FREQUENCY SYNTH 20-LFCSP
VI-B14-MV-S CONVERTER MOD DC/DC 48V 150W
相关代理商/技术参数
参数描述
ADF4002BRUZ-RL7 功能描述:IC PLL FREQUENCY SYNTH 16-TSSOP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 标准包装:1,000 系列:Precision Edge® 类型:时钟/频率合成器 PLL:无 输入:CML,PECL 输出:CML 电路数:1 比率 - 输入:输出:2:1 差分 - 输入:输出:是/是 频率 - 最大:10.7GHz 除法器/乘法器:无/无 电源电压:2.375 V ~ 3.6 V 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:16-VFQFN 裸露焊盘,16-MLF? 供应商设备封装:16-MLF?(3x3) 包装:带卷 (TR) 其它名称:SY58052UMGTRSY58052UMGTR-ND
ADF4002SRU-EP 制造商:Analog Devices 功能描述:Phase Detector/Frequency Synthesizer 16-Pin TSSOP 制造商:Analog Devices 功能描述:LOW FREQUENCY PLL CLOCK SOURCE - Rail/Tube 制造商:Analog Devices 功能描述:IC PLL FREQUENCY SYNTH 16TSSOP 制造商:Analog Devices Inc. 功能描述:Phase Locked Loops - PLL Low Frequency PLL Clock Source
ADF4002SRU-EP-RL7 制造商:Analog Devices 功能描述:Phase Detector/Frequency Synthesizer 16-Pin TSSOP T/R 制造商:Analog Devices 功能描述:LOW FREQUENCY PLL CLOCK SOURCE 制造商:Analog Devices 功能描述:LOW FREQUENCY PLL CLOCK SOURCE - Tape and Reel 制造商:Analog Devices 功能描述:IC PLL FREQUENCY SYNTH 16TSSOP 制造商:Analog Devices Inc. 功能描述:Phase Locked Loops - PLL Low Frequency PLL Clock Source
ADF4002SRUZ-EP 功能描述:IC PLL FREQUENCY SYNTH 16TSSOP 制造商:analog devices inc. 系列:* 零件状态:在售 标准包装:96
ADF4002SRUZ-EP-RL7 功能描述:IC PLL FREQUENCY SYNTH 16TSSOP 制造商:analog devices inc. 系列:* 零件状态:在售 标准包装:1,000