参数资料
型号: ADG3308BRUZ-REEL7
厂商: Analog Devices Inc
文件页数: 8/20页
文件大小: 0K
描述: IC XLATOR 8CH 1.2-5.5V 20TSSOP
标准包装: 1,000
逻辑功能: 变换器,双向
位数: 8
输入类型: 逻辑
输出类型: 逻辑
数据速率: 50Mbps
通道数: 8
输出/通道数目: 1
差分 - 输入:输出: 无/无
传输延迟(最大): 6ns
电源电压: 1.15 V ~ 5.5 V
工作温度: -40°C ~ 85°C
封装/外壳: 20-TSSOP(0.173",4.40mm 宽)
供应商设备封装: 20-TSSOP
包装: 带卷 (TR)
ADG3308/ADG3308-1
Data Sheet
Rev. D | Page 16 of 20
THEORY OF OPERATION
The ADG3308/ADG3308-1 level translators allow the level
shifting necessary for data transfer in a system where multiple
supply voltages are used. The device requires two supplies, VCCA
and VCCY (VCCA ≤ VCCY). These supplies set the logic levels on
each side of the device. When driving the A pins, the device
translates the VCCA compatible logic levels to VCCY compatible
logic levels available at the Y pins. Similarly, because the device
is capable of bidirectional translation, when driving the Y pins
the VCCY compatible logic levels are translated to the VCCA
compatible logic levels available at the A pins. When EN = 0,
the A1 pin to the A8 pin and the Y1 pin to the Y8 pin are three-
stated. When EN is driven high, the ADG3308/ADG3308-1 go
into normal operation mode and perform level translation.
LEVEL TRANSLATOR ARCHITECTURE
The ADG3308/ADG3308-1 consist of eight bidirectional
channels. Each channel can translate logic levels in either the
A→Y or the Y→A direction. They use a one-shot accelerator
architecture, ensuring excellent switching characteristics.
Figure 39 shows a simplified block diagram of a bidirectional
channel.
ONE-SHOT GENERATOR
6k
Y
VCCA
VCCY
T2
T1
T3
T4
A
P
N
U1
U2
U4
U3
04865-
053
Figure 39. Simplified Block Diagram of an
The logic level translation in the A→Y direction is performed
using a level translator (U1) and an inverter (U2), whereas the
translation in the Y→A direction is performed using the U3
inverter and U4 inverter. The one-shot generator detects a rising
or falling edge present on either the A side or the Y side of the
channel. It sends a short pulse that turns on the PMOS transistors
(T1 and T2) for a rising edge, or the NMOS transistors (T3 and
T4) for a falling edge. This charges/discharges the capacitive load
faster, resulting in fast rise and fall times.
The inputs of the unused channels (A or Y) should be tied to
their corresponding VCC rail (VCCA or VCCY) or to GND.
INPUT DRIVING REQUIREMENTS
To ensure correct operation of the ADG3308/ADG3308-1,
the circuit that drives the input of the device should be able
to ensure rise/fall times of less than 3 ns when driving a
load consisting of a 6 k resistor in parallel with the input
capacitance of the ADG3308/ADG3308-1 channel.
OUTPUT LOAD REQUIREMENTS
The ADG3308/ADG3308-1 level translators are designed to
drive CMOS-compatible loads. If current-driving capability
is required, it is recommended to use buffers between the
ADG3308/ADG3308-1 outputs and the load.
ENABLE OPERATION
The ADG3308/ADG3308-1 provide three-state operation at the
A I/O pins and the Y I/O pins by using the enable (EN) pin, as
shown in Table 4.
Table 4. Truth Table
EN
Y I/O Pins
A I/O Pins
0
High-Z1
1
Normal operation2
1
High impedance state.
2
In normal operation, the ADG3308/ADG3308-1 perform level translation.
When EN = 0, the ADG3308/ADG3308-1 enter into three-state
mode. In this mode, the current consumption from both the
VCCA and VCCY supplies is reduced, allowing the user to save
power, which is critical, especially in battery-operated systems.
The EN input pin can only be driven with VCCY compatible logic
levels for the ADG3308, whereas the ADG3308-1 can be driven
with either VCCA- or VCCY compatible logic levels.
POWER SUPPLIES
For proper operation of the device, the voltage applied to the
VCCA must always be less than or equal to the voltage applied
to VCCY. To meet this condition, the recommended power-up
sequence is VCCY first and then VCCA. The ADG3308/ADG3308-1
operate properly only after both supply voltages reach their
nominal values. It is not recommended to use the part in a system
where, during power-up, VCCA may be greater than VCCY due to
a significant increase in the current taken from the VCCA supply.
For optimum performance, the VCCA and VCCY pins should be
decoupled to GND as close as possible to the device.
相关PDF资料
PDF描述
ADL5304ACPZ-RL IC AMP LOG CONV 32LFCSP
ADL5310ACP-R2 IC LOGARITHMIC CONV DUAL 24LFCSP
ADN3000-06-50A-PT IC AMP TRANSIMPEDANCE DIEFORM
ADN4670BSTZ IC CLOCK BUFFER MUX 2:10 32LQFP
ADS7864YB/250G4 IC 12BIT 500KHZ 6CH ADC 48-TQFP
相关代理商/技术参数
参数描述
ADG333 制造商:AD 制造商全称:Analog Devices 功能描述:Quad SPDT Switch
ADG333A 制造商:AD 制造商全称:Analog Devices 功能描述:Quad SPDT Switch
ADG333A_05 制造商:AD 制造商全称:Analog Devices 功能描述:Quad SPDT Switch
ADG333ABN 功能描述:IC SWITCH QUAD SPDT 20DIP RoHS:否 类别:集成电路 (IC) >> 接口 - 模拟开关,多路复用器,多路分解器 系列:- 其它有关文件:STG4159 View All Specifications 标准包装:5,000 系列:- 功能:开关 电路:1 x SPDT 导通状态电阻:300 毫欧 电压电源:双电源 电压 - 电源,单路/双路(±):±1.65 V ~ 4.8 V 电流 - 电源:50nA 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:7-WFBGA,FCBGA 供应商设备封装:7-覆晶 包装:带卷 (TR)
ADG333ABNZ 功能描述:IC SWITCH QUAD SPDT 20DIP RoHS:是 类别:集成电路 (IC) >> 接口 - 模拟开关,多路复用器,多路分解器 系列:- 特色产品:MicroPak? 标准包装:1 系列:- 功能:开关 电路:2 x SPST - NC 导通状态电阻:500 毫欧 电压电源:单电源 电压 - 电源,单路/双路(±):1.4 V ~ 4.3 V 电流 - 电源:150nA 工作温度:-40°C ~ 125°C 安装类型:表面贴装 封装/外壳:8-XFDFN 供应商设备封装:8-XSON,SOT833-1 (1.95x1) 包装:Digi-Reel® 其它名称:568-5557-6