参数资料
型号: AT6003
厂商: Atmel Corp.
英文描述: SRAM-based Coprocessor Field Programmable Gate Arrays(FPGA)(基于静态RAM协处理器场可编程门阵列)
中文描述: 基于SRAM的协处理器现场可编程门阵列(FPGA)的(基于静态RAM的协处理器场可编程门阵列)
文件页数: 19/28页
文件大小: 835K
代理商: AT6003
AT6000(LV) Series
19
AC Timing Characteristics
5V Operation
Notes:
1. TTL buffer delays are measured from a V
IH
of 1.5V at the pad to the internal V
IH
at A. The input buffer load is constant.
2. CMOS buffer delays are measured from a V
IH
of 1/2 V
CC
at the apd to the internal V
IH
at A. The input buffer load is constant.
3. Buffer delay is to a pad voltage of 1.5V with one output switching.
4. Max specifications are the average of mas t
PDLH
and t
PDHL
.
5. Parameter based on characterization and simulation; not tested in production
6. Exact power calculation is available in an Atmel application note.
7. Load Definition: 1 = Load of one A or B input; 2 = Load of one L input; 3 = Constant Load; 4 = Tester Load of 50 pF.
Delays are based on fixed load. Loads for each type of device are described in the notes. Delays are in nanoseconds.
Worst case: V
CC
= 4.75V to 5.25V. Temperature = 0
°
C to 70
°
C.
Cell Function
Parameter
From
To
Load
Definition
(7)
-1
-2
-4
Units
Wire
(4)
t
PD
(max)
(4)
A, B, L
A, B
1
0.8
1.2
1.8
ns
NAND
t
PD
(max)
A, B, L
B
1
1.6
2.2
3.2
ns
XOR
t
PD
(max)
A, B, L
A
1
1.8
2.4
4.0
ns
AND
t
PD
(max)
A, B, L
B
1
1.7
2.2
3.2
ns
MUX
t
PD
(max)
A, B
A
1
1.7
2.3
4.0
ns
L
A
1
2.1
3.0
4.9
ns
D-Flip-flop
(5)
t
setup
(min)
A, B, L
CLK
-
1.5
2.0
3.0
ns
D-Flip-flop
(5)
t
hold
(min)
CLK
A, B, L
-
0
0
0
ns
D-Flip-flop
t
PD
(max)
CLK
A
1
1.5
2.0
3.0
ns
Bus Driver
t
PD
(max)
A
L
2
2.0
2.6
4.0
ns
Repeater
t
PD
(max)
L, E
E
3
1.3
1.6
2.3
ns
L, E
L
2
1.7
2.1
3.0
ns
Column Clock
t
PD
(max)
GCLK, A, ES
CLK
3
1.8
2.4
3.0
ns
Column Reset
t
PD
(max)
GRES, A, EN
RES
3
1.8
2.4
3.0
ns
Clock Buffer
(5)
t
PD
(max)
CLOCK PIN
GCLK
-
1.6
2.0
2.9
ns
Reset Buffer
(5)
t
PD
(max)
RESET PIN
GRES
-
1.5
1.9
2.8
ns
TTL Input
(1)
t
PD
(max)
I/O
A
3
1.0
1.2
1.5
ns
CMOS Input
(2)
t
PD
(max)
I/O
A
3
1.3
1.4
2.3
ns
Fast Output
(3)
t
PD
(max)
A
I/O PIN
4
3.3
3.5
6.0
ns
Slow Output
(3)
t
PD
(max)
A
I/O PIN
4
7.5
8.0
12.0
ns
Output Disable
(5)
t
PXZ
(max)
L
I/O PIN
4
3.1
3.3
5.5
ns
Fast Enable
(3)(5)
t
PXZ
(max)
L
I/O PIN
4
3.8
4.0
6.5
ns
Slow Enable
(3)(5)
t
PXZ
(max)
L
I/O PIN
4
8.2
8.5
12.5
ns
Device
Cell Types
Outputs
I
CC
(max)
Cell
(6)
Wire, XWire, Half-adder, Flip-flop
A, B
4.5 μA/MHz
Bus
(6)
Wire, XWire, Half-adder, Flip-flop, Repeater
L
2.5 μA/MHz
Column Clock
(6)
Column Clock Driver
CLK
40 μA/MHz
= Preliminary Information
相关PDF资料
PDF描述
AT6005 SRAM-based Coprocessor Field Programmable Gate Arrays(FPGA)(基于静态RAM协处理器场可编程门阵列)
AT6005A-2AC Coprocessor Field Programmable Gate Arrays
AT6010A-2AC Product Description:DC-Coupled 3dB 50? Attenuator
AT6005A-2AI Coprocessor Field Programmable Gate Arrays
AT6010A-2AI Coprocessor Field Programmable Gate Arrays
相关代理商/技术参数
参数描述
AT6003-2AC 功能描述:FPGA - 现场可编程门阵列 9K GATE 2NS RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
AT6003-2AI 功能描述:FPGA - 现场可编程门阵列 9K GATE 2NS IND TEMP RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
AT6003-2JC 功能描述:FPGA - 现场可编程门阵列 9K GATE 2NS 84 RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
AT6003-2JI 功能描述:FPGA - 现场可编程门阵列 9K GATE 2NS IND TEMP RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
AT6003-2QC 功能描述:FPGA - 现场可编程门阵列 ASICS RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256