参数资料
型号: CAT1027YI-28-GT3
元件分类: 电源管理
英文描述: 2-CHANNEL POWER SUPPLY MANAGEMENT CKT, PDSO8
封装: ROHS COMPLIANT, MO-153, TSSOP-8
文件页数: 20/20页
文件大小: 241K
代理商: CAT1027YI-28-GT3
CAT1026, CAT1027
Catalyst Semiconductor, Inc.
9
Doc. No. MD-3010 Rev. M
Characteristics subject to change without notice
EMBEDDED EEPROM OPERATION
The CAT1026 and CAT1027 feature a 2-kbit embedded
serial EEPROM that supports the I
2C Bus data
transmission protocol. This Inter-Integrated Circuit Bus
protocol defines any device that sends data to the bus to
be a transmitter and any device receiving data to be a
receiver. The transfer is controlled by the Master device
which generates the serial clock and all START and
STOP conditions for bus access. Both the Master device
and Slave device can operate as either transmitter
or receiver, but the Master device controls which mode
is activated.
I
2C BUS PROTOCOL
The features of the I
2C bus protocol are defined as
follows:
(1) Data transfer may be initiated only when the bus
is not busy.
(2) During a data transfer, the data line must remain
stable whenever the clock line is high. Any
changes in the data line while the clock line is
high will be interpreted as a START or STOP
condition.
START CONDITION
The START Condition precedes all commands to the
device, and is defined as a HIGH to LOW transition of
SDA when SCL is HIGH. The CAT1026 and CAT1027
monitor the SDA and SCL lines and will not respond
until this condition is met.
STOP CONDITION
A LOW to HIGH transition of SDA when SCL is HIGH
determines the STOP condition. All operations must
end with a STOP condition.
DEVICE ADDRESSING
The Master begins a transmission by sending a
START condition. The Master sends the address of
the particular slave device it is requesting. The four
most significant bits of the 8-bit slave address are
programmable in metal and the default is 1010.
The last bit of the slave address specifies whether a
Read or Write operation is to be performed. When this
bit is set to 1, a Read operation is selected, and when
set to 0, a Write operation is selected.
After the Master sends a START condition and the
slave address byte, the CAT1026 and CAT1027
monitor the bus and responds with an acknowledge
(on the SDA line) when its address matches the
transmitted slave address. The CAT1026 and
CAT1027 then perform a Read or Write operation
depending on the R/W
bit.
Figure 3. Bus Timing
Figure 4. Write Cycle Timing
tHIGH
SCL
SDA IN
SDA OUT
tLOW
tF
tLOW
tR
tBUF
tSU:STO
tSU:DAT
tHD:DAT
tHD:STA
tSU:STA
tAA
tDH
tWR
STOP
CONDITION
START
CONDITION
ADDRESS
ACK
8TH BIT
BYTE n
SCL
SDA
相关PDF资料
PDF描述
CD4051BPWRG4 8-CHANNEL, SGL ENDED MULTIPLEXER, PDSO16
CAT1023WI-28 1-CHANNEL POWER SUPPLY MANAGEMENT CKT, PDSO8
CAT1024UA-42 1-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO8
CAT1024YA-30TE13 1-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO8
CAT1024ZD2A-28 1-CHANNEL POWER SUPPLY SUPPORT CKT, DSO8
相关代理商/技术参数
参数描述
CAT1027YI-28-T3 制造商:ON Semiconductor 功能描述:CPU SUPERVISOR WITH 2K EEPROM - Tape and Reel
CAT1027YI30 制造商:ON Semiconductor 功能描述:CPU SUPERVISOR WITH 2K EEPROM - Rail/Tube
CAT1027YI-30-GT3 功能描述:监控电路 CPU SUP W/2K EEPROM RoHS:否 制造商:STMicroelectronics 监测电压数: 监测电压: 欠电压阈值: 过电压阈值: 输出类型:Active Low, Open Drain 人工复位:Resettable 监视器:No Watchdog 电池备用开关:No Backup 上电复位延迟(典型值):10 s 电源电压-最大:5.5 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:UDFN-6 封装:Reel
CAT1027YI-30-T3 制造商:ON Semiconductor 功能描述:CPU SUPERVISOR WITH 2K EEPROM - Tape and Reel
CAT1027YI42 制造商:ON Semiconductor 功能描述:CPU SUPERVISOR WITH 2K EEPROM - Rail/Tube