参数资料
型号: CAT24M01XI-T2
厂商: ON Semiconductor
文件页数: 4/14页
文件大小: 0K
描述: IC EEPROM 1MB I2C SER 8SOIC
标准包装: 1
格式 - 存储器: EEPROMs - 串行
存储器类型: EEPROM
存储容量: 1M (128K x 8)
速度: 100kHz,400kHz,1MHz
接口: I²C,2 线串口
电源电压: 1.8 V ~ 5.5 V
工作温度: -40°C ~ 85°C
封装/外壳: 8-SOIC(0.209",5.30mm 宽)
供应商设备封装: 8-SOIC
包装: 标准包装
其它名称: CAT24M01XI-T2OSDKR
CAT24M01
Power-On Reset (POR)
The CAT24M01 incorporates Power ? On Reset (POR)
circuitry which protects the internal logic against powering
up in the wrong state.
The device will power up into Standby mode after V CC
exceeds the POR trigger level and will power down into
Reset mode when V CC drops below the POR trigger level.
This bi ? directional POR behavior protects the device
against brown ? out failure, following a temporary loss of
power.
Pin Description
SCL: The Serial Clock input pin accepts the Serial Clock
signal generated by the Master.
SDA: The Serial Data I/O pin receives input data and
transmits data stored in EEPROM. In transmit mode, this pin
is open drain. Data is acquired on the positive edge, and is
delivered on the negative edge of SCL.
A 1 and A 2 : The Address pins accept the device address.
These pins have on ? chip pull ? down resistors.
WP: The Write Protect input pin inhibits all write
operations, when pulled HIGH. This pin has an on ? chip
pull ? down resistor.
Functional Description
The CAT24M01 supports the Inter ? Integrated Circuit
(I 2 C) Bus data transmission protocol, which defines a device
that sends data to the bus as a transmitter and a device
receiving data as a receiver. Data flow is controlled by a
Master device, which generates the serial clock and all
START and STOP conditions. The CAT24M01 acts as a
Slave device. Master and Slave alternate as either
transmitter or receiver. Up to 4 devices may be connected to
the bus as determined by the device address inputs A 1 and
A 2 .
I 2 C Bus Protocol
The I 2 C bus consists of two ‘wires’, SCL and SDA. The
two wires are connected to the V CC supply via pull ? up
resistors. Master and Slave devices connect to the 2 ? wire
bus via their respective SCL and SDA pins. The transmitting
device pulls down the SDA line to ‘transmit’ a ‘0’ and
releases it to ‘transmit’ a ‘1’.
During data transfer, the SDA line must remain stable
while the SCL line is HIGH. An SDA transition while SCL
is HIGH will be interpreted as a START or STOP condition
(Figure 2).
START
The START condition precedes all commands. It consists
of a HIGH to LOW transition on SDA while SCL is HIGH.
The START acts as a ‘wake ? up’ call to all receivers. Absent
a START, a Slave will not respond to commands.
STOP
The STOP condition completes all commands. It consists
of a LOW to HIGH transition on SDA while SCL is HIGH.
The STOP starts the internal Write cycle (when following a
Write command) or sends the Slave into standby mode
(when following a Read command).
Device Addressing
The Master initiates data transfer by creating a START
condition on the bus. The Master then broadcasts an 8 ? bit
serial Slave address. The first 4 bits of the Slave address are
set to 1010, for normal Read/Write operations (Figure 3).
The next 2 bits, A2, A1, select one of 4 possible memory
devices connected on a single I 2 C bus. The A2 and A1 bits
must match the state of the external address pins. The
seventh bit, a16 is the most significant internal address bit.
The last bit, R/W, specifies whether a Read (1) or Write (0)
operation is to be performed. To select an internal memory
location (data byte) a 17 ? bit address word is required:
a16 bit from the Slave address byte followed by two address
bytes.
Acknowledge
After processing the Slave address, the Slave responds
with an acknowledge (ACK) by pulling down the SDA line
during the 9th clock cycle (Figure 4). The Slave will also
acknowledge the byte address and every data byte presented
in Write mode. In Read mode the Slave shifts out a data byte,
and then releases the SDA line during the 9th clock cycle. If
the Master acknowledges the data, then the Slave continues
transmitting. The Master terminates the session by not
acknowledging the last data byte (NoACK) and by sending
a STOP to the Slave. Bus timing is illustrated in Figure 5.
Data transfer may be initiated only when the bus is not
busy (see A.C. Characteristics).
http://onsemi.com
4
相关PDF资料
PDF描述
A42MX16-3PQ208 IC FPGA MX SGL CHIP 24K 208-PQFP
EP20K100EFC324-2N IC APEX 20KE FPGA 100K 324-FBGA
EP20K100EFC324-2 IC APEX 20KE FPGA 100K 324-FBGA
GEC44DTES CONN EDGECARD 88POS .100 EYELET
GBB105DHAT CONN EDGECARD 210PS R/A .050 SLD
相关代理商/技术参数
参数描述
CAT24M01YI-GT3 功能描述:电可擦除可编程只读存储器 1MB I2C SERIAL 电可擦除可编程只读存储器 RoHS:否 制造商:Atmel 存储容量:2 Kbit 组织:256 B x 8 数据保留:100 yr 最大时钟频率:1000 KHz 最大工作电流:6 uA 工作电源电压:1.7 V to 5.5 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:SOIC-8
CAT24M01YI-GT3JN 功能描述:电可擦除可编程只读存储器 RoHS:否 制造商:Atmel 存储容量:2 Kbit 组织:256 B x 8 数据保留:100 yr 最大时钟频率:1000 KHz 最大工作电流:6 uA 工作电源电压:1.7 V to 5.5 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:SOIC-8
CAT24S128C4ATR 功能描述:IC MEM EEPROM 128KB I2C SOT563 制造商:on semiconductor 系列:* 零件状态:有效 标准包装:5,000
CAT24S128C4UTR 功能描述:IC MEM EEPROM 128KB I2C 制造商:on semiconductor 系列:* 零件状态:在售 标准包装:5,000
CAT24S64C4ATR 功能描述:IC MEM EEPROM 64 KB I2C 制造商:on semiconductor 系列:* 零件状态:在售 标准包装:5,000