参数资料
型号: CS48560-CQZR
厂商: Cirrus Logic Inc
文件页数: 8/23页
文件大小: 0K
描述: IC DSP HP 32BIT 12CH I/O 48-QFP
标准包装: 2,000
系列: CS485xx
类型: 定点
接口: I²C,SPI
时钟速率: 150MHz
芯片上RAM: 96kB
电压 - 输入/输出: 3.30V
电压 - 核心: 1.80V
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 48-LQFP
供应商设备封装: 48-LQFP(7x7)
包装: 带卷 (TR)
配用: 598-1284-ND - KIT USB EVALUATION FOR CDB48500
4.3 DSP I/O Description
4.2.2
Digital Audio Output Port (DAO)
Each version of the CS485xx supports a different number of output channels. Refer to Table 3-1 for more details.
DAO port supports PCM resolutions of up to 32-bits. The port supports sample rates (Fs) as high as 192 kHz. The port
can be configured as an independent clock domain mastered by the DSP, or as a clock slave if an external MCLK or SCLK/
LRCLK source is available. One of the serial audio pins can be re-configured as a S/PDIF transmitter that drives a biphase
encoded S/PDIF signal (data with embedded clock on a single line).
The DAO also supports a time division multiplexed (TDM) one-line data mode, that packs multiple channels of PCM audio
on a single data line.
4.2.3
Serial Control Port (I 2 C ? or SPI ? )
The on-chip serial control port is capable of operating as master or slave in either SPI ? or I 2 C ? modes. Master/
Slave operation is chosen by mode select pins when the CS485xx comes out of Reset. The serial clock pin can
support frequencies as high as 25 MHz in SPI mode (SPI clock speed must always be ≤ (F dclk /2)). The CS485xx
serial control port also includes a pin for flow control of the communications interface (SCP_BSY) and a pin to
indicate when the DSP has a message for the host (SCP_IRQ).
4.2.4
GPIO
Many of the CS485xx peripheral pins are multiplexed with GPIO. Each GPIO can be configured as an output, an input, or
an input with interrupt. Each input-pin interrupt can be configured as rising edge, falling edge, active-low, or active-high.
4.2.5
PLL-based Clock Generator
The low-jitter PLL generates integer or fractional multiples of a reference frequency which are used to clock the DSP core
and peripherals. Through a second PLL divider chain, a dependent clock domain can be output on the DAO port for driving
audio converters. The CS485xx defaults to running from the external reference frequency and is switched to use the PLL
output after overlays have been loaded and configured, either through master boot from an external FLASH or through
host control. A built-in crystal oscillator circuit with a buffered output is provided. The buffered output frequency ratio is
selectable between 1:1 (default) or 2:1.
4.2.6
Hardware Watchdog Timer
The CS485xx has an integrated watchdog timer that acts as a “health” monitor for the DSP. The watchdog timer must be
reset by the DSP before the counter expires, or the entire chip is reset. This peripheral ensures that the CS485xx will reset
itself in the event of a temporary system failure. In stand-alone mode (that is, no host MCU), the DSP will reboot from
external FLASH. In slave mode (that is, host MCU present) a GPIO will be used to signal the host that the watchdog has
expired and the DSP should be rebooted and re-configured.
4.3 DSP I/O Description
4.3.1
Multiplexed Pins
Many of the CS485xx family pins are multi-functional. For details on pin functionality, refer to the CS485xx Hardware
User’s Manual .
4.3.2
Termination Requirements
Open-drain pins on the CS485xx must be pulled high for proper operation. Refer to the CS485xx Hardware User’s Manual
to identify which pins are open-drain and what value of pull-up resistor is required for proper operation.
Mode select pins in the CS485xx family are used to select the boot mode upon the rising edge from reset. A detailed
explanation of termination requirements for each communication mode select pin can be found in the CS485xx Hardware
User’s Manual .
8
DS734F5
相关PDF资料
PDF描述
MAX7502MUA+T IC TEMP SENSOR DIGIT 8-UMAX
MAX7503MSA+ IC TEMP SENSOR DIGIT 8-SOIC
TPSB476K010A0650 CAP TANT 47UF 10V 10% 1210
ADSP-BF504KCPZ-3F IC CCD SIGNAL PROCESSOR 88LFCSP
ADSP-BF536BBCZ3BRL IC DSP CTLR 16BIT 208BGA
相关代理商/技术参数
参数描述
CS48560-DQZ 功能描述:数字信号处理器和控制器 - DSP, DSC High Perform. 32-Bit Audio Decoder DSP RoHS:否 制造商:Microchip Technology 核心:dsPIC 数据总线宽度:16 bit 程序存储器大小:16 KB 数据 RAM 大小:2 KB 最大时钟频率:40 MHz 可编程输入/输出端数量:35 定时器数量:3 设备每秒兆指令数:50 MIPs 工作电源电压:3.3 V 最大工作温度:+ 85 C 封装 / 箱体:TQFP-44 安装风格:SMD/SMT
CS48560-DQZR 功能描述:音频 DSP IC HghPrfrmnc 32-bit Audio Decoder DSP RoHS:否 制造商:Texas Instruments 工作电源电压: 电源电流: 工作温度范围: 安装风格: 封装 / 箱体: 封装:Tube
CS485XX 制造商:CIRRUS 制造商全称:Cirrus Logic 功能描述:32-bit Audio Decoder DSP Family
CS4869AF 制造商:Cypress Semiconductor 功能描述:
CS4-88 制造商:SUPERWORLD 制造商全称:Superworld Electronics 功能描述:POWER TRANSFORMER