参数资料
型号: EP4CGX150DF31C8N
厂商: Altera
文件页数: 30/42页
文件大小: 0K
描述: IC CYCLONE IV FPGA 150K 896FBGA
产品培训模块: Three Reasons to Use FPGA's in Industrial Designs
Cyclone IV FPGA Family Overview
特色产品: Cyclone? IV FPGAs
标准包装: 27
系列: CYCLONE® IV GX
LAB/CLB数: 9360
逻辑元件/单元数: 149760
RAM 位总计: 6635520
输入/输出数: 475
电源电压: 1.16 V ~ 1.24 V
安装类型: 表面贴装
工作温度: 0°C ~ 85°C
封装/外壳: 896-BBGA
供应商设备封装: 896-FBGA(31x31)
1–36
Chapter 1: Cyclone IV Device Datasheet
Switching Characteristics
December 2013
Altera Corporation
Table 1–44 and Table 1–45 list the IOE programmable delay for Cyclone IV GX
devices.
Table 1–44. IOE Programmable Delay on Column Pins for Cyclone IV GX Devices (1), (2)
Parameter
Paths
Affected
Number
of
Settings
Min
Offset
Max Offset
Unit
Fast Corner
Slow Corner
C6
I7
C6
C7
C8
I7
Input delay from pin to
internal cells
Pad to I/O
dataout to
core
7
0
1.313
1.209
2.184
2.336
2.451
2.387
ns
Input delay from pin to
input register
Pad to I/O
input register
8
0
1.312
1.208
2.200
2.399
2.554
2.446
ns
Delay from output
register to output pin
I/O output
register to
pad
2
0
0.438
0.404
0.751
0.825
0.886
0.839
ns
Input delay from
dual-purpose clock pin
to fan-out destinations
Pad to global
clock
network
12
0
0.713
0.682
1.228
1.41
1.566
1.424
ns
Notes to Table 1–44:
(1) The incremental values for the settings are generally linear. For exact values of each setting, use the latest version of the Quartus II software.
(2) The minimum and maximum offset timing numbers are in reference to setting 0 as available in the Quartus II software.
Table 1–45. IOE Programmable Delay on Row Pins for Cyclone IV GX Devices (1), (2)
Parameter
Paths
Affected
Number
of
Settings
Min
Offset
Max Offset
Unit
Fast Corner
Slow Corner
C6
I7
C6
C7
C8
I7
Input delay from pin to
internal cells
Pad to I/O
dataout to
core
7
0
1.314
1.210
2.209
2.398
2.526
2.443
ns
Input delay from pin to
input register
Pad to I/O
input register
8
0
1.313
1.208
2.205
2.406
2.563
2.450
ns
Delay from output
register to output pin
I/O output
register to
pad
2
0
0.461
0.421
0.789
0.869
0.933
0.884
ns
Input delay from
dual-purpose clock pin
to fan-out destinations
Pad to global
clock network
12
0
0.712
0.682
1.225
1.407
1.562
1.421
ns
Notes to Table 1–45:
(1) The incremental values for the settings are generally linear. For exact values of each setting, use the latest version of Quartus II software.
(2) The minimum and maximum offset timing numbers are in reference to setting 0 as available in the Quartus II software
相关PDF资料
PDF描述
EP2AGX45DF25C5N IC ARRIA II GX FPGA 45K 572FBGA
A42MX36-2PQG208 IC FPGA MX SGL CHIP 54K 208-PQFP
A42MX36-2PQ208 IC FPGA MX SGL CHIP 54K 208-PQFP
EPF10K100ARI240-3 IC FLEX 10KA FPGA 100K 240-RQFP
EPF10K100ARI240-3N IC FLEX 10KA FPGA 100K 240-RQFP
相关代理商/技术参数
参数描述
EP4CGX150DF31I7 功能描述:FPGA - 现场可编程门阵列 FPGA - Cyclone IV GX 9360 LABs 475 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EP4CGX150DF31I7N 功能描述:FPGA - 现场可编程门阵列 FPGA - Cyclone IV GX 9360 LABs 475 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EP4CGX150F17C8 制造商:ALTERA 制造商全称:Altera Corporation 功能描述:Cyclone IV Device Datasheet
EP4CGX150F23C8N 制造商:ALTERA 制造商全称:Altera Corporation 功能描述:Cyclone IV FPGA Device Faily Overview
EP4CGX150F23I7N 制造商:ALTERA 制造商全称:Altera Corporation 功能描述:Cyclone IV Device Datasheet