参数资料
型号: EPC1213LI20
厂商: Altera
文件页数: 14/26页
文件大小: 0K
描述: IC CONFIG DEVICE 212KBIT 20-PLCC
产品培训模块: Three Reasons to Use FPGA's in Industrial Designs
标准包装: 588
系列: EPC
可编程类型: OTP
存储容量: 212kb
电源电压: 4.5 V ~ 5.5 V
工作温度: -40°C ~ 85°C
封装/外壳: 20-LCC(J 形引线)
供应商设备封装: 20-PLCC(9x9)
包装: 管件
配用: PLMJ1213-ND - PROGRAMMER ADAPTER 20 PIN J-LEAD
其它名称: 544-1369-5
EPC1213LI20-ND
Pin Information
Page 21
Configuration Devices for SRAM-Based LUT Devices
January 2012
Altera Corporation
Pin Information
Table 20 lists the pin functions of the EPC1, EPC2, and EPC1441 devices during device
configuration.
f For more information about pin information of EPC devices, refer to the Enhanced
f For more information about pin information of EPCS devices, refer to the Serial
Table 20. EPC1, EPC2, and EPC1441 Device Pin Functions During Configuration (Part 1 of 3)
Pin Name
Pin Number
Pin Type
Description
8-Pin
PDIP (1)
20-Pin
PLCC
32-Pin
TQFP (2)
DATA
12
31
Output
Serial data output. The DATA pin connects to the DATA0 pin
of the FPGA. DATA is latched into the FPGA on the rising
edge of DCLK.
The DATA pin is tri-stated before configuration and when
the nCS pin is high. After configuration, the EPC2 device
drives DATA high, while the EPC1 and EPC1441 device
tri-state DATA.
DCLK
2
4
2
Bidirectional
Clock output when configuring with a single configuration
device or when the configuration device is the first
(master) device in a chain. Clock input for the next (slave)
configuration devices in a chain. The DCLK pin connects to
the DCLK pin of the FPGA.
Rising edges on DCLK increment the internal address
counter and present the next bit of data on the DATA pin.
The counter is incremented only if the OE input is held
high, the nCS input is held low, and all configuration data
has not been transferred to the target device.
After configuration or when OE is low, the EPC1, EPC2 and
EPC1441 device drive DCLK low.
OE
387
Open-drain
bidirectional
Output enable (active high) and reset (active low). The OE
pin connects to the nSTATUS pin of the FPGA.
A low logic level resets the address counter. A high logic
level enables DATA and the address counter to count. If this
pin is low (reset) during configuration, the internal
oscillator becomes inactive and DCLK drives low. For more
The OE pin has an internal programmable 1-k
resistor in
EPC2 devices. If internal pull-up resistors are used, do not
use external pull-up resistors on these pins. You can
disable the internal pull-up resistors through the Disable
nCS
and OE pull-ups on configuration device option.
相关PDF资料
PDF描述
GRM1885C2A511JA01D CAP CER 510PF 100V 5% NP0 0603
T86E227K010EBAS CAP TANT 220UF 10V 10% 2917
TAJE337K010RNJ CAP TANT 330UF 10V 10% 2917
EMC36DRXI-S734 CONN EDGECARD 72POS DIP .100 SLD
EPC1213PI8 IC CONFIG DEVICE 212KBIT 8-DIP
相关代理商/技术参数
参数描述
EPC1213LI-20 制造商:未知厂家 制造商全称:未知厂家 功能描述:Configuration EPROM
EPC1213PC8 功能描述:FPGA-配置存储器 IC - Ser. Config Mem Flash 212Kb 6 MHz RoHS:否 制造商:Altera Corporation 存储类型:Flash 存储容量:1.6 Mbit 工作频率:10 MHz 电源电压-最大:5.25 V 电源电压-最小:3 V 电源电流:50 uA 最大工作温度:+ 85 C 最小工作温度:- 40 C 安装风格:SMD/SMT 封装 / 箱体:PLCC-20
EPC1213PC-8 制造商:未知厂家 制造商全称:未知厂家 功能描述:Configuration EPROM
EPC1213PI8 功能描述:FPGA-配置存储器 IC - Ser. Config Mem Flash 212Kb 6 MHz RoHS:否 制造商:Altera Corporation 存储类型:Flash 存储容量:1.6 Mbit 工作频率:10 MHz 电源电压-最大:5.25 V 电源电压-最小:3 V 电源电流:50 uA 最大工作温度:+ 85 C 最小工作温度:- 40 C 安装风格:SMD/SMT 封装 / 箱体:PLCC-20
EPC1213PI-8 制造商:未知厂家 制造商全称:未知厂家 功能描述:Configuration EPROM