参数资料
型号: EVAL-AD7675CBZ
厂商: Analog Devices Inc
文件页数: 14/20页
文件大小: 0K
描述: BOARD EVALUATION FOR AD7675
标准包装: 1
系列: PulSAR®
ADC 的数量: 1
位数: 16
采样率(每秒): 100k
数据接口: 串行,并联
输入范围: ±VREF
在以下条件下的电源(标准): 17mW @ 100kSPS
工作温度: -40°C ~ 85°C
已用 IC / 零件: AD7675
已供物品:
相关产品: AD7675ACPZRL-ND - IC ADC 16BIT SAR 100KSPS 48LFCSP
AD7675ACPZ-ND - IC ADC 16BIT SAR 100KSPS 48LFCSP
AD7675ASTZ-ND - IC ADC 16BIT DIFF INP 48LQFP
AD7675ASTZRL-ND - IC ADC 16BIT DIFF INP 48LQFP
REV. A
–3–
AD7675
TIMING SPECIFICATIONS
Symbol
Min
Typ
Max
Unit
Refer to Figures 11 and 12
Convert Pulsewidth
t1
5ns
Time Between Conversions
t2
10
s
CNVST LOW to BUSY HIGH Delay
t3
30
ns
BUSY HIGH All Modes Except in Master Serial Read
t4
1.25
s
After Convert Mode
Aperture Delay
t5
2ns
End of Conversion to BUSY LOW Delay
t6
10
ns
Conversion Time
t7
1.25
s
Acquisition Time
t8
8.75
s
RESET Pulsewidth
t9
10
ns
Refer to Figures 13, 14, and 15 (Parallel Interface Modes)
CNVST LOW to DATA Valid Delay
t10
1.25
s
DATA Valid to BUSY LOW Delay
t11
45
ns
Bus Access Request to DATA Valid
t12
40
ns
Bus Relinquish Time
t13
515
ns
Refer to Figures 16 and 17 (Master Serial Interface Modes)
1
CS LOW to SYNC Valid Delay
t14
10
ns
CS LOW to Internal SCLK Valid Delay
t15
10
ns
CS LOW to SDOUT Delay
t16
10
ns
CNVST LOW to SYNC Delay
t17
525
ns
SYNC Asserted to SCLK First Edge Delay
2
t18
3ns
Internal SCLK Period
2
t19
25
40
ns
Internal SCLK HIGH
2
t20
12
ns
Internal SCLK LOW
2
t21
7ns
SDOUT Valid Setup Time
2
t22
4ns
SDOUT Valid Hold Time
2
t23
2ns
SCLK Last Edge to SYNC Delay
2
t24
3ns
CS HIGH to SYNC HI-Z
t25
10
ns
CS HIGH to Internal SCLK HI-Z
t26
10
ns
CS HIGH to SDOUT HI-Z
t27
10
ns
BUSY HIGH in Master Serial Read After Convert
2
t28
See Table I
s
CNVST LOW to SYNC Asserted Delay
t29
1.25
s
SYNC Deasserted to BUSY LOW Delay
t30
25
ns
Refer to Figures 18 and 19 (Slave Serial Interface Modes)
External SCLK Setup Time
t31
5ns
External SCLK Active Edge to SDOUT Delay
t32
318
ns
SDIN Setup Time
t33
5ns
SDIN Hold Time
t34
5ns
External SCLK Period
t35
25
ns
External SCLK HIGH
t36
10
ns
External SCLK LOW
t37
10
ns
NOTES
1In serial interface modes, the SYNC, SCLK, and SDOUT timings are defined with a maximum load C
L of 10 pF; otherwise, the load is 60 pF maximum.
2In serial master read during convert mode. See Table I for serial master read after convert mode.
Specifications subject to change without notice.
(–40 C to +85 C, AVDD = DVDD = 5 V, OVDD = 2.7 V to 5.25 V, unless otherwise noted.)
相关PDF资料
PDF描述
P1022DS-PA BOARD REFERENCE DESIGN P1022
EVAL-AD7667CBZ BOARD EVALUATION FOR AD7667
P1020RDB-PA BOARD REFERENCE DESIGN P1020
0210490967 CABLE JUMPER 1.25MM .051M 27POS
MPC8536E-ANDROID HARDWARE/SOFTWARE ANDROID OS
相关代理商/技术参数
参数描述
EVAL-AD7676CB 制造商:AD 制造商全称:Analog Devices 功能描述:Evaluation Board AD766X/AD767X
EVAL-AD7676CBZ 功能描述:BOARD EVALUATION FOR AD7676 RoHS:是 类别:编程器,开发系统 >> 评估板 - 模数转换器 (ADC) 系列:PulSAR® 产品培训模块:Obsolescence Mitigation Program 标准包装:1 系列:- ADC 的数量:1 位数:12 采样率(每秒):94.4k 数据接口:USB 输入范围:±VREF/2 在以下条件下的电源(标准):- 工作温度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,软件
EVAL-AD7676EDZ 功能描述:BOARD EVAL FOR AD7676 RoHS:是 类别:编程器,开发系统 >> 评估板 - 模数转换器 (ADC) 系列:PulSAR® 产品培训模块:Obsolescence Mitigation Program 标准包装:1 系列:- ADC 的数量:1 位数:12 采样率(每秒):94.4k 数据接口:USB 输入范围:±VREF/2 在以下条件下的电源(标准):- 工作温度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,软件
EVAL-AD7677CB 制造商:AD 制造商全称:Analog Devices 功能描述:Evaluation Board AD766X/AD767X
EVAL-AD7677CBZ 功能描述:BOARD EVALUATION FOR AD7677 RoHS:是 类别:编程器,开发系统 >> 评估板 - 模数转换器 (ADC) 系列:PulSAR® 产品培训模块:Obsolescence Mitigation Program 标准包装:1 系列:- ADC 的数量:1 位数:12 采样率(每秒):94.4k 数据接口:USB 输入范围:±VREF/2 在以下条件下的电源(标准):- 工作温度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,软件