参数资料
型号: EVAL-AD7949EDZ
厂商: Analog Devices Inc
文件页数: 18/32页
文件大小: 0K
描述: BOARD EVAL AD7949
标准包装: 1
系列: PulSAR®
ADC 的数量: 1
位数: 14
采样率(每秒): 250k
数据接口: 串行
输入范围: ±VREF
在以下条件下的电源(标准): 10.8mW @ 250kSPS,5V
工作温度: -40°C ~ 85°C
已用 IC / 零件: AD7949
已供物品:
Data Sheet
AD7949
Rev. D | Page 25 of 32
GENERAL TIMING WITHOUT A BUSY INDICATOR
Figure 36 details the timing for all three modes: read/write
during conversion (RDC), read/write after conversion (RAC),
and read/write spanning conversion (RSC). Note that the gating
item for both CFG and data readback is at the end of conversion
(EOC). At EOC, if CNV is high, the busy indicator is disabled.
As detailed previously in the Digital Interface section, the data
access should occur up to safe data reading/writing time, tDATA.
If the full CFG word was not written to prior to EOC, it is dis-
carded and the current configuration remains. If the conversion
result is not read out fully prior to EOC, it is lost as the ADC
updates SDO with the MSB of the current conversion. For
detailed timing, refer to Figure 39 and Figure 40, which depict
reading/writing spanning conversion with all timing details,
including setup, hold, and SCK.
When CNV is brought low after EOC, SDO is driven from high
impedance to the MSB. Falling SCK edges clock out bits starting
with MSB 1.
The SCK can idle high or low depending on the clock polarity
(CPOL) and clock phase (CPHA) settings if SPI is used. A simple
solution is to use CPOL = CPHA = 0 as shown in Figure 36 with
SCK idling low.
From power-up, in any read/write mode, the first three conver-
sion results are undefined because a valid CFG does not take
place until the 2nd EOC; thus two dummy conversions are
required. Also, if the state machine writes the CFG during the
power-up state (RDC shown), the CFG register needs to be
rewritten again at the next phase. Note that the first valid data
occurs in Phase (n + 1) when the CFG register is written during
Phase (n 1).
ACQUISITION
(n – 1) UNDEFINED
ACQUISITION
(n)
ACQUISITION
(n + 1)
ACQUISITION
(n + 2)
PHASE
POWER
UP
EOC
SOC
EOC
CONVERSION
(n – 1) UNDEFINED
CONVERSION
(n)
CONVERSION
(n + 1)
CONVERSION
(n – 2) UNDEFINED
tCONV
tCYC
tDATA
CNV
DIN
SDO
XXX
MSB
XXX
MSB
XXX
NOTES
1. CNV MUST BE HIGH PRIOR TO THE END OF CONVERSION (EOC) TO AVOID THE BUSY INDICATOR.
2. A TOTAL OF 14 SCK FALLING EDGES ARE REQUIRED TO RETURN SDO TO HIGH-Z. IF CFG READBACK IS ENABLED, A TOTAL OF 28 SCK FALLING EDGES IS
REQUIRED TO RETURN SDO TO HIGH-Z.
3. WITH THE SEQUENCER ENABLED, THE NEXT ACQUISITION PHASE WILL BE FOR IN0 AFTER THE LAST CHANNEL SET IN CFG[9:7] IS CONVERTED.
DATA (n)
DATA (n – 1)
XXX
DATA (n – 1)
XXX
DATA (n – 1)
XXX
DATA (n – 1)
XXX
DATA (n – 2)
XXX
DATA (n – 2)
XXX
DATA (n – 2)
XXX
DATA (n – 2)
XXX
DATA (n – 3)
XXX
MSB
(n)
DIN
SDO
DATA (n + 1)
DATA (n)
DATA (n + 1)
DIN
CFG (n)
CFG (n + 2)
CFG (n + 1)
CFG (n + 3)
SDO
SCK
1
14
1
SCK
1
14
n
nnn
n + 1
1
SCK
1
14
1
CFG (n)
CFG (n + 1)
CFG (n + 2)
RDC
RAC
RSC
CFG (n)
CFG (n + 1)
CFG (n + 2)
CFG (n + 3)
14
07
35
1-
0
3
6
NOTE 1
NOTE 2
Figure 36. General Interface Timing for the AD7949 Without a Busy Indicator
相关PDF资料
PDF描述
STD01W-H WIRE & CABLE MARKERS
EVAL-AD7764EDZ BOARD EVAL AD7764
STD01W-U WIRE & CABLE MARKERS
DK-DEV-1AGX60N KIT DEV ARRIA GX 1AGX60N
GBM25DRSS CONN EDGECARD 50POS DIP .156 SLD
相关代理商/技术参数
参数描述
EVAL-AD7951EDZ 功能描述:BOARD EVAL FOR AD7951 RoHS:是 类别:编程器,开发系统 >> 评估板 - 模数转换器 (ADC) 系列:* 产品培训模块:Obsolescence Mitigation Program 标准包装:1 系列:- ADC 的数量:1 位数:12 采样率(每秒):94.4k 数据接口:USB 输入范围:±VREF/2 在以下条件下的电源(标准):- 工作温度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,软件
EVAL-AD7960FMCZ 制造商:Analog Devices 功能描述:AD7960 18BIT PULSAR DIFF ADC 制造商:Analog Devices 功能描述:EVAL BOARD, AD7960 ADC, Silicon Manufacturer:Analog Devices, Silicon Core Number:AD7960, Kit Application Type:Data Converter, Application Sub Type:ADC, Kit Contents:Eval Board AD7960,, Features:(Not Applicable)
EVAL-AD7961FMCZ 制造商:Analog Devices 功能描述:EVALUATION BOARD - Boxed Product (Development Kits) 制造商:Analog Devices 功能描述:EVAL BOARD FOR AD7961 制造商:Analog Devices 功能描述:AD7961 16BIT PULSAR DIFF ADC 制造商:Analog Devices 功能描述:EVAL BOARD, AD7961 ADC, Silicon Manufacturer:Analog Devices, Silicon Core Number:AD7961, Kit Application Type:Data Converter, Application Sub Type:ADC, Kit Contents:Eval Board AD7961, Features:(Not Applicable)
EVAL-AD7980CBZ 功能描述:BOARD EVAL CONTROL AD7980 RoHS:是 类别:编程器,开发系统 >> 评估板 - 模数转换器 (ADC) 系列:PulSAR® 产品培训模块:Obsolescence Mitigation Program 标准包装:1 系列:- ADC 的数量:1 位数:12 采样率(每秒):94.4k 数据接口:USB 输入范围:±VREF/2 在以下条件下的电源(标准):- 工作温度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,软件
EVAL-AD7980SDZ 功能描述:BOARD EVAL FOR AD7980 RoHS:是 类别:编程器,开发系统 >> 评估板 - 模数转换器 (ADC) 系列:PulSAR® 产品培训模块:Obsolescence Mitigation Program 标准包装:1 系列:- ADC 的数量:1 位数:12 采样率(每秒):94.4k 数据接口:USB 输入范围:±VREF/2 在以下条件下的电源(标准):- 工作温度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,软件