参数资料
型号: FIN210ACMLX
厂商: Fairchild Semiconductor
文件页数: 3/17页
文件大小: 0K
描述: IC SER/DES 10BIT 32-MLP
标准包装: 3,000
功能: 串行器/解串器
输入类型: LVCMOS
输出类型: 串行
输入数: 10
输出数: 1
电源电压: 1.65 V ~ 3.6 V
工作温度: -30°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 32-WFQFN 裸露焊盘
供应商设备封装: 32-MLP(5x5)
包装: 带卷 (TR)
SC16IS741_1
NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 01 — 29 April 2010
11 of 52
NXP Semiconductors
SC16IS741
Single UART with I2C-bus/SPI interface, 64-byte FIFOs, IrDA SIR
7.5 Interrupts
The SC16IS741 has interrupt generation and prioritization capability. The Interrupt Enable
Register (IER) enables each of the interrupts and the IRQ signal in response to an
interrupt generation. When an interrupt is generated, the IIR indicates that an interrupt is
pending and provides the type of interrupt through IIR[5:0]. Table 6 summarizes the
interrupt control functions.
It is important to note that for the framing error, parity error, and break conditions, LSR[7]
generates the interrupt. LSR[7] is set when there is an error anywhere in the RX FIFO,
and is cleared only when there are no more errors remaining in the FIFO. LSR[4:2] always
represent the error status for the received character at the top of the RX FIFO. Reading
the RX FIFO updates LSR[4:2] to the appropriate status for the new character at the top of
the FIFO. If the RX FIFO is empty, then LSR[4:2] are all zeros.
For the Xoff interrupt, if an Xoff flow character detection caused the interrupt, the interrupt
is cleared by an Xon flow character detection. If a special character detection caused the
interrupt, the interrupt is cleared by a read of the IIR.
Table 6.
Summary of interrupt control functions
IIR[5:0]
Priority
level
Interrupt type
Interrupt source
00 0001
none
00 0110
1
receiver line status
OE, FE, PE, or BI errors occur in characters in the
RX FIFO
00 1100
2
RX time-out
Stale data in RX FIFO
00 0100
2
RHR interrupt
Receive data ready (FIFO disable) or
RX FIFO above trigger level (FIFO enable)
00 0010
3
THR interrupt
Transmit FIFO empty (FIFO disable) or
TX FIFO passes above trigger level (FIFO enable)
00 0000
4
Modem status
Change of state of modem input pins
01 0000
6
Xoff interrupt
Receive Xoff character(s)/ special character
10 0000
7
CTS, RTS
RTS pin or CTS pin change state from active (LOW)
to inactive (HIGH)
相关PDF资料
PDF描述
FIN212ACGFX IC SER/DESER 12BIT 42USS-BGA
FIN224ACGFX IC SERIALIZER/DESERIALIZER 42BGA
FIN224CMLX IC SER/DES 24-BIT BIDIR 40-MLP
FIN324CGFX IC SER DES 24BIT ULP 42-BGA
FIN424CMLX IC SERIALIZER 20BIT 32-MLP
相关代理商/技术参数
参数描述
FIN212AC 制造商:FAIRCHILD 制造商全称:Fairchild Semiconductor 功能描述:12-Bit Serializer Deserializer with Multiple Frequency Ranges
FIN212AC_08 制造商:FAIRCHILD 制造商全称:Fairchild Semiconductor 功能描述:12-Bit Serializer Deserializer with Multiple Frequency Ranges
FIN212ACBFX 制造商:Fairchild Semiconductor Corporation 功能描述:
FIN212ACGFX 功能描述:LVDS 接口集成电路 12-Bit Serializer Deserializer RoHS:否 制造商:Texas Instruments 激励器数量:4 接收机数量:4 数据速率:155.5 Mbps 工作电源电压:5 V 最大功率耗散:1025 mW 最大工作温度:+ 85 C 封装 / 箱体:SOIC-16 Narrow 封装:Reel
FIN212ACMLX 功能描述:LVDS 接口集成电路 12-Bit Serializer Deserializer RoHS:否 制造商:Texas Instruments 激励器数量:4 接收机数量:4 数据速率:155.5 Mbps 工作电源电压:5 V 最大功率耗散:1025 mW 最大工作温度:+ 85 C 封装 / 箱体:SOIC-16 Narrow 封装:Reel