参数资料
型号: ICS93V857YG-130LFT
厂商: INTEGRATED DEVICE TECHNOLOGY INC
元件分类: 时钟及定时
英文描述: 93V SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO48
封装: 6.10 MM, 0.50 MM PITCH, ROHS COMPLIANT, MO-153, TSSOP-48
文件页数: 7/11页
文件大小: 169K
代理商: ICS93V857YG-130LFT
5
ICS93V857-XXX
0693L—07/08/05
Notes:
1.
Refers to transition on noninverting output in PLL bypass mode.
2.
While the pulse skew is almost constant over frequency, the duty cycle error
increases at higher frequencies. This is due to the formula: duty cycle=twH/tc, were
the cycle (tc) decreases as the frequency goes up.
3.
Switching characteristics guaranteed for application frequency range.
4.
Static phase offset shifted by design.
Timing Requirements
TA = 0 - 85C; Supply Voltage AVDD, VDD = 2.5 V +/- 0.2V (unless otherwise stated)
PARAMETER
SYMBOL
CONDITIONS
MIN
MAX
UNITS
Max clock frequency
3
freqop
2.5V+0.2V
33
233
MHz
Application Frequency
Range
3
freqApp
2.5V+0.2V
60
170
MHz
Input clock duty cycle
dtin
40
60
%
CLK stabilization
TSTAB
100
s
Switching Characteristics
PARAMETER
SYMBOL
CONDITION
MIN
TYP
MAX
UNITS
Low-to high level
propagation delay time
tPLH
1
CLK_IN to any output
5.5
ns
High-to low level propagation
delay time
tPHL
1
CLK_IN to any output
5.5
ns
Output enable time
ten
PD# to any output
5
ns
Output disable time
tdis
PD# to any output
5
ns
Period jitter
tjit (per)
66/100/125/133/167MHz
-40
40
ps
100 to <170MHz
-100
100
ps
≥170MHz to 233MHz
-120
50
ps
Input clock slew rate
tsl(I)
14
v/ns
Output clock slew rate
tsl(o)
66/100/133/167MHz
1
2
v/ns
Cycle to Cycle Jitter
1
tcyc-tcyc
66/100/125/133/167MHz
60
ps
Phase error
t(phase error)
4
-50
0
50
ps
Output to Output Skew
tskew
40
60
ps
Rise Time, Fall Time
tr, tf
Load = 120
/16pF
650
800
950
ps
tjit(hper)
Half-period jitter
相关PDF资料
PDF描述
ICS93V857YG-025T 93V SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO48
ICS93V857YG-125T 93V SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO48
ICS93V857YG-130T 93V SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO48
ICS93V857YG-130LFT 93V SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO48
ICS93V857YK-130T 93V SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC40
相关代理商/技术参数
参数描述
ICS93V857YG-130T 制造商:ICSI 制造商全称:Integrated Circuit Solution Inc 功能描述:2.5V Wide Range Frequency Clock Driver (33MHz - 233MHz)
ICS93V857YL-025T 制造商:ICS 制造商全称:ICS 功能描述:2.5V Wide Range Frequency Clock Driver
ICS93V857YL-125T 制造商:ICS 制造商全称:ICS 功能描述:2.5V Wide Range Frequency Clock Driver
ICS93V857YL-130T 制造商:ICS 制造商全称:ICS 功能描述:2.5V Wide Range Frequency Clock Driver
ICS94201 制造商:ICS 制造商全称:ICS 功能描述:Programmable System Frequency Generator for PII/III⑩