参数资料
型号: IDT5T995APF
厂商: INTEGRATED DEVICE TECHNOLOGY INC
元件分类: 时钟及定时
英文描述: PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP44
封装: TQFP-44
文件页数: 1/10页
文件大小: 197K
代理商: IDT5T995APF
1
INDUSTRIALTEMPERATURERANGE
IDT5T995/A
2.5V PROGRAMMABLE SKEW PLL CLOCK DRIVER TURBOCLOCK II
FS
PE
LOCK
PLL
3
sOE
REF
/ N
3
FB
3
Skew
Select
Skew
Select
Skew
Select
Skew
Select
3
1Q0
1Q1
1F1:0
2Q0
2Q1
2F1:0
DS1:0
3Q0
3Q1
3F1:0
4Q0
4Q1
4F1:0
PD
TEST
3
MARCH 2001
2001
Integrated Device Technology, Inc.
DSC - 5850/-
c
IDT5T995/A
PRELIMINARY
INDUSTRIAL TEMPERATURE RANGE
2.5V PROGRAMMABLE
SKEW PLL CLOCK DRIVER
TURBOCLOCK II
FUNCTIONAL BLOCK DIAGRAM
DESCRIPTION:
The IDT5T995 is a high fanout 2.5V PLL based clock driver intended for
high performance computing and data-communications applications. A key
feature of the programmable skew is the ability of outputs to lead or lag the
REF input signal. The IDT5T995 has eight programmable skew outputs in
four banks of 2. Skew is controlled by 3-level input signals that may be hard-
wired to appropriate high-mid-low levels.
The feedback input allows divide-by-functionality from 1 to 12 through the
use of the DS[1:0] inputs. This provides the user with frequency
multiplication from 1 to 12 without using divided outputs for feedback.
When the
sOE pin is held low, all the outputs are synchronously enabled.
However, if
sOE is held high, all the outputs except 2Q0 and 2Q1 are
synchronously disabled. The LOCK output asserts to indicate when Phase
Lock has been achieved.
Furthermore, when PE is held high, all the outputs are synchronized with
the positive edge of the REF clock input. When PE is held low, all the outputs
are synchronized with the negative edge of REF. The IDT5T995 has
LVTTL outputs with 12mA balanced drive outputs.
FEATURES:
REF is 3.3V tolerant
4 pairs of programmable skew outputs
Low skew: 185ps same pair, 250ps all outputs
Selectable positive or negative edge synchronization:
Excellent for DSP applications
Synchronous output enable
Input frequency:
Std: 2MHz to 160MHz
A: 2MHz to 200MHz
Output frequency:
Std: 6MHz to 160MHz
A: 6MHz to 200MHz
3-level inputs for skew and PLL range control
3-level inputs for feedback divide selection
multiply / divide ratios of (1-6, 8, 10, 12) / (2, 4)
PLL bypass for DC testing
External feedback, internal loop filter
12mA balanced drive outputs
Low Jitter: <100ps cycle-to-cycle
Power-down mode
Lock indicator
Standard and A speed grades
Available in 44-pin TQFP Package
相关PDF资料
PDF描述
IDT5T995PF PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP44
IDT5V991A-2JGI8 5V SERIES, PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC32
IDT5V994JG PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC32
IDT5V9950PFGI8 PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
IDT5V9950PFI8 5V SERIES, PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
相关代理商/技术参数
参数描述
IDT5T995APPGI 功能描述:IC CLK DRIVER 2.5V PLL 44-TQFP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:TurboClock™ II 标准包装:1,000 系列:- 类型:时钟/频率合成器,扇出分配 PLL:- 输入:- 输出:- 电路数:- 比率 - 输入:输出:- 差分 - 输入:输出:- 频率 - 最大:- 除法器/乘法器:- 电源电压:- 工作温度:- 安装类型:表面贴装 封装/外壳:56-VFQFN 裸露焊盘 供应商设备封装:56-VFQFP-EP(8x8) 包装:带卷 (TR) 其它名称:844S012AKI-01LFT
IDT5T995APPGI8 功能描述:IC CLK DRIVER 2.5V PLL 44-TQFP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:TurboClock™ II 标准包装:1,000 系列:- 类型:时钟/频率合成器,扇出分配 PLL:- 输入:- 输出:- 电路数:- 比率 - 输入:输出:- 差分 - 输入:输出:- 频率 - 最大:- 除法器/乘法器:- 电源电压:- 工作温度:- 安装类型:表面贴装 封装/外壳:56-VFQFN 裸露焊盘 供应商设备封装:56-VFQFP-EP(8x8) 包装:带卷 (TR) 其它名称:844S012AKI-01LFT
IDT5V19EE403NLGI 制造商:Integrated Device Technology Inc 功能描述:IC CLOCK GENERATOR 24QFN
IDT5V19EE403NLGI8 制造商:Integrated Device Technology Inc 功能描述:IC CLK GEN VCXO PROGR 24QFN
IDT5V19EE404NLGI 制造商:Integrated Device Technology Inc 功能描述:IC CLOCK GENERATOR 24QFN