参数资料
型号: IDT7005L15PF8
厂商: IDT, Integrated Device Technology Inc
文件页数: 16/21页
文件大小: 0K
描述: IC SRAM 64KBIT 15NS 64TQFP
标准包装: 750
格式 - 存储器: RAM
存储器类型: SRAM - 双端口,异步
存储容量: 64K (8K x 8)
速度: 15ns
接口: 并联
电源电压: 4.5 V ~ 5.5 V
工作温度: 0°C ~ 70°C
封装/外壳: 64-LQFP
供应商设备封装: 64-TQFP(14x14)
包装: 带卷 (TR)
其它名称: 7005L15PF8
IDT7005S/L
High-Speed 8K x 8 Dual-Port Static RAM
Truth Table IV — Address BUSY
Arbitration
Military, Industrial and Commercial Temperature Ranges
Inputs
Outputs
CE L
X
H
X
L
CE R
X
X
H
L
A OL -A 12L
A OR -A 12R
NO MATCH
MATCH
MATCH
MATCH
BUSY L (1)
H
H
H
(2)
BUSY R (1)
H
H
H
(2)
Function
Normal
Normal
Normal
Write Inhibit (3)
NOTES:
2738 tbl 18
1. Pins BUSY L and BUSY R are both outputs when the part is configured as a master. Both are inputs when configured as a slave. BUSY X outputs on the IDT7005 are
push-pull, not open drain outputs. On slaves the BUSY X input internally inhibits writes.
2. 'L' if the inputs to the opposite port were stable prior to the address and enable inputs of this port. 'H' if the inputs to the opposite port became stable after the address
and enable inputs of this port. If t APS is not met, either BUSY L or BUSY R = LOW will result. BUSY L and BUSY R outputs can not be LOW simultaneously.
3. Writes to the left port are internally ignored when BUSY L outputs are driving LOW regardless of actual logic level on the pin. Writes to the right port are internally ignored
when BUSY R outputs are driving LOW regardless of actual logic level on the pin.
Truth Table V — Example of Semaphore Procurement Sequence (1,2,3)
Functions
No Action
Left Port Writes "0" to Semaphore
Right Port Writes "0" to Semaphore
Left Port Writes "1" to Semaphore
Left Port Writes "0" to Semaphore
Right Port Writes "1" to Semaphore
Left Port Writes "1" to Semaphore
Right Port Writes "0" to Semaphore
Right Port Writes "1" to Semaphore
Left Port Writes "0" to Semaphore
Left Port Writes "1" to Semaphore
NOTES:
D 0 - D 7 Left
1
0
0
1
1
0
1
1
1
0
1
D 0 - D 7 Right
1
1
1
0
0
1
1
0
1
1
1
Status
Semaphore free
Left port has semaphore token
No change. Right side has no write access to semaphore
Right port obtains semaphore token
No change. Left port has no write access to semaphore
Left port obtains semaphore token
Semaphore free
Right port has semaphore token
Semaphore free
Left port has semaphore token
Semaphore free
2738 tbl 19
1. This table denotes a sequence of events for only one of the eight semaphores on the IDT7005.
2. There are eight semaphore flags written to via I/O 0 and read from all I/O 's . These eight semaphores are addressed by A 0 - A 2 .
3. CE =V IH , SEM =V IL to access the semaphores. Refer to the semaphore Read/Write Control Truth Table.
Functional Description
The IDT7005 provides two ports with separate control, address and
I/O pins that permit independent access for reads or writes to any location
in memory. The IDT7005 has an automatic power down feature controlled
by CE . The CE controls on-chip power down circuitry that permits the
respective port to go into a standby mode when not selected ( CE HIGH).
When a port is enabled, access to the entire memory array is permitted.
Interrupts
If the user chooses the interrupt function, a memory location (mail box
or message center) is assigned to each port. The left port interrupt flag
(HEX), where a write is defined as CE = R/ W = V IL per Truth Table III.
The left port clears the interrupt through access of address location 1FFE
when CE = OE = V IL. For this example, R/ W is a "don't care". Likewise,
the right port interrupt flag (INT R ) is asserted when the left port writes to
memory location 1FFF (HEX) and to clear the interrupt flag (INT R ), the
right port must read the memory location 1FFF. The message (8 bits) at
1FFE or 1FFF is user-defined, since it is an addressable SRAM location.
If the interrupt function is not used, address locations 1FFE and 1FFF are
not used as mail boxes, but as part of the random access memory. Refer
to Truth Table III for the interrupt operation.
( INT L ) is asserted when the right port writes to memory location 1FFE
16
6.42
相关PDF资料
PDF描述
XF2L-0825-1A CONN FPC 8POS 0.5MM PITCH SMD
ASC60DRAH-S734 CONN EDGECARD 120PS .100 R/A PCB
IDT7014S20JI8 IC SRAM 36KBIT 20NS 52PLCC
MPC8308VMAFD MPU POWERQUICC II PRO 473MAPBGA
FSM43DSES CONN EDGECARD 86POS .156 EYELET
相关代理商/技术参数
参数描述
IDT7005L15PFB 制造商:IDT 制造商全称:Integrated Device Technology 功能描述:HIGH-SPEED 8K x 8 DUAL-PORT STATIC RAM
IDT7005L15PFG 功能描述:IC SRAM 64KBIT 15NS 64TQFP RoHS:是 类别:集成电路 (IC) >> 存储器 系列:- 标准包装:45 系列:- 格式 - 存储器:RAM 存储器类型:SRAM - 双端口,异步 存储容量:128K(8K x 16) 速度:15ns 接口:并联 电源电压:3 V ~ 3.6 V 工作温度:0°C ~ 70°C 封装/外壳:100-LQFP 供应商设备封装:100-TQFP(14x14) 包装:托盘 其它名称:70V25S15PF
IDT7005L15PFG8 功能描述:IC SRAM 64KBIT 15NS 64TQFP RoHS:是 类别:集成电路 (IC) >> 存储器 系列:- 标准包装:72 系列:- 格式 - 存储器:RAM 存储器类型:SRAM - 同步 存储容量:9M(256K x 36) 速度:75ns 接口:并联 电源电压:3.135 V ~ 3.465 V 工作温度:-40°C ~ 85°C 封装/外壳:100-LQFP 供应商设备封装:100-TQFP(14x14) 包装:托盘 其它名称:71V67703S75PFGI
IDT7005L17F 制造商:IDT 制造商全称:Integrated Device Technology 功能描述:HIGH-SPEED 8K x 8 DUAL-PORT STATIC RAM
IDT7005L17FB 制造商:IDT 制造商全称:Integrated Device Technology 功能描述:HIGH-SPEED 8K x 8 DUAL-PORT STATIC RAM