参数资料
型号: IDT72V801L20PF
厂商: IDT, Integrated Device Technology Inc
文件页数: 10/16页
文件大小: 0K
描述: IC SYNC FIFO 256X9 20NS 64QFP
标准包装: 90
系列: 72V
功能: 异步
存储容量: 2.3K(256 x 9)
数据速率: 50MHz
访问时间: 20ns
电源电压: 3 V ~ 3.6 V
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 64-LQFP
供应商设备封装: 64-TQFP(14x14)
包装: 托盘
其它名称: 72V801L20PF
3
IDT72V801/72V8211/72V821/72V831/72V841/72V851 3.3V DUAL CMOS SyncFIFOTM
DUAL 256 x 9, DUAL 512 x 9, DUAL 1K x 9, DUAL 2K x 9, DUAL 4K x 9, DUAL 8K x 9
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
OCTOBER 22, 2008
PIN DESCRIPTIONS
The IDT72V801/72V811/72V821/72V831/72V841/72V851's two FIFOs,
referred to as FIFO A and FIFO B, are identical in every respect. The following
description defines the input and output signals for FIFO A. The corresponding
signal names for FIFO B are provided in parentheses.
Symbol
Name
I/O
Description
DA0-DA8
A Data Inputs
I
9-bit data inputs to RAM array A.
DB0-DB8
B Data Inputs
I
9-bit data inputs to RAM array B.
RSA, RSB
Reset
I
When
RSA (RSB) is set LOW, the associated internal read and write pointers of array A (B) are set to the first
location;
FFA (FFB) and PAFA (PAFB) go HIGH, and PAEA (PAEB) and EFA (EFB) go LOW. After power-
up, a reset of both FIFOs A and B is required before an initial WRITE.
WCLKA
Write Clock
I
Data is written into the FIFO A (B) on a LOW-to-HIGH transition of WCLKA (WCLKB) when the write enable(s)
WCLKB
are asserted.
WENA1
Write Enable 1
I
If FIFO A (B) is configured to have programmable flags,
WENA1 (WENB1) is the only write enable pin that can be
WENB1
used. When
WENA1 (WENB1) is LOW, data A (B) is written into the FIFO on every LOW-to-HIGH transition
WCLKA (WCLKB). If the FIFO is configured to have two write enables,
WENA1 (WENB1) must be LOW and
WENA2 (WENB2) must be HIGH to write data into the FIFO. Data will not be written into the FIFO if
FFA (FFB) is
LOW.
WENA2/
LDA
Write Enable 2/
I
FIFO A (B) is configured at reset to have either two write enables or programmable flags. If
LDA (LDB) is HIGH at
WENB2/
LDB
Load
reset, this pin operates as a second Write Enable. If WENA2/
LDA (WENB2/LDB) is LOW at reset this pin operates
as a control to load and read the programmable flag offsets for its respective array. If the FIFO is configured to have
two write enables,
WENA1 (WENB1) must be LOW and WENA2 (WENB2) must be HIGH to write data into FIFO
A (B). Data will not be written into FIFO A (B) if
FFA (FFB) is LOW. If the FIFO is configured to have programmable
flags,
LDA(LDB) is held LOW to write or read the programmable flag offsets.
QA0-QA8
A Data Outputs
O
9-bit data outputs from RAM array A.
QB0-QB8
B Data Outputs
O
9-bit data outputs from RAM array B.
RCLKA
Read Clock
I
Data is read from FIFO A (B) on a LOW-to-HIGH transition of RCLKA (RCLKB) when
RENA1(RENB1) and
RCLKB
RENA2 (RENB2) are asserted.
RENA1
Read Enable 1
I
When
RENA1 (RENB1) and RENA2 (RENB2) are LOW, data is read from FIFO A (B) on every LOW-to-HIGH
RENB1
transition of RCLKA (RCLKB). Data will not be read from Array A (B) if
EFA (EFB) is LOW.
RENA2
Read Enable 2
I
When
RENA1 (RENB1) and RENA2 (RENB2) are LOW, data is read from the FIFO A (B) on every LOW-to-
RENB2
HIGH transition of RCLKA (RCLKB). Data will not be read from array A (B) if the
EFA (EFB) is LOW.
OEA
Output Enable
I
When
OEA (OEB) is LOW, outputs DA0-DA8 (DB0-DB8) are active. If OEA (OEB) is HIGH, the OEB outputs DA0-
DA8 (DB0-DB8) will be in a high-impedance state.
EFA
Empty Flag
O
When
EFA (EFB) is LOW, FIFO A (B) is empty and further data reads from the output are inhibited. When EFA
EFB
(
EFB) is HIGH, FIFO A (B) is not empty. EFA (EFB) is synchronized to RCLKA (RCLKB).
PAEA
Programmable
O
When
PAEA (PAEB) is LOW, FIFO A (B) is Almost-Empty based on the offset programmed into the appropriate
PAEB
Almost-Empty Flag
offset register. The default offset at reset is Empty+7.
PAEA (PAEB) is synchronized to RCLKA (RCLKB).
PAFA
Programmable
O
When
PAFA(PAFB) is LOW, FIFO A (B) is Almost-Full based on the offset programmed into the appropriate offset
PAFB
Almost-Full Flag
register. The default offset at reset is Full-7.
PAFA (PAFB) is synchronized to WCLKA (WCLKB).
FFA
Full Flag
O
When
FFA (FFB) is LOW, FIFO A (B) is full and further data writes into the input are inhibited. When FFA (FFB) is
FFB
HIGH, FIFO A (B) is not full.
FFA (FFB) is synchronized to WCLKA (WCLKB).
VCC
Power
+3.3V power supply pin.
GND
Ground
0V ground pin.
相关PDF资料
PDF描述
MS27467T21A41S CONN PLUG 41POS STRAIGHT W/SCKT
D38999/20FG39PD CONN RCPT 39POS WALL MNT W/PINS
MS27466E13A98P CONN RCPT 10POS WALL MT W/PINS
IDT72V801L20TF IC SYNC FIFO 256X9 20NS 64QFP
MS27473T20A35PB CONN PLUG 79POS STRAIGHT W/PINS
相关代理商/技术参数
参数描述
IDT72V801L20PF8 功能描述:IC SYNC FIFO 256X9 20NS 64QFP RoHS:否 类别:集成电路 (IC) >> 逻辑 - FIFO 系列:72V 标准包装:80 系列:7200 功能:同步 存储容量:18.4K(1K x 18) 数据速率:- 访问时间:10ns 电源电压:4.5 V ~ 5.5 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:64-LQFP 供应商设备封装:64-TQFP(10x10) 包装:托盘 其它名称:72225LB10TF
IDT72V801L20TF 功能描述:IC SYNC FIFO 256X9 20NS 64QFP RoHS:否 类别:集成电路 (IC) >> 逻辑 - FIFO 系列:72V 标准包装:90 系列:7200 功能:同步 存储容量:288K(16K x 18) 数据速率:100MHz 访问时间:10ns 电源电压:4.5 V ~ 5.5 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:64-LQFP 供应商设备封装:64-TQFP(14x14) 包装:托盘 其它名称:72271LA10PF
IDT72V801L20TF8 功能描述:IC SYNC FIFO 256X9 20NS 64QFP RoHS:否 类别:集成电路 (IC) >> 逻辑 - FIFO 系列:72V 标准包装:80 系列:7200 功能:同步 存储容量:18.4K(1K x 18) 数据速率:- 访问时间:10ns 电源电压:4.5 V ~ 5.5 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:64-LQFP 供应商设备封装:64-TQFP(10x10) 包装:托盘 其它名称:72225LB10TF
IDT72V805L10PF 功能描述:IC FIFO SYNC 256X18 10NS 128QFP RoHS:否 类别:集成电路 (IC) >> 逻辑 - FIFO 系列:72V 标准包装:90 系列:7200 功能:同步 存储容量:288K(16K x 18) 数据速率:100MHz 访问时间:10ns 电源电压:4.5 V ~ 5.5 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:64-LQFP 供应商设备封装:64-TQFP(14x14) 包装:托盘 其它名称:72271LA10PF
IDT72V805L10PF8 功能描述:IC FIFO SYNC 256X18 10NS 128QFP RoHS:否 类别:集成电路 (IC) >> 逻辑 - FIFO 系列:72V 标准包装:90 系列:7200 功能:同步 存储容量:288K(16K x 18) 数据速率:100MHz 访问时间:10ns 电源电压:4.5 V ~ 5.5 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:64-LQFP 供应商设备封装:64-TQFP(14x14) 包装:托盘 其它名称:72271LA10PF