参数资料
型号: IP82C83H
厂商: HARRIS SEMICONDUCTOR
元件分类: 通用总线功能
英文描述: CMOS Octal Latching Inverting Bus Driver
中文描述: CMOS SERIES, 8-BIT DRIVER, INVERTED OUTPUT, PDIP20
文件页数: 2/6页
文件大小: 105K
代理商: IP82C83H
4-282
Functional Diagram
Gated Inputs
During normal system operation of a latch, signals on the
bus at the device inputs will become high impedance or
make transitions unrelated to the operation of the latch.
These unrelated input transitions switch the input circuitry
and typically cause an increase in power dissipation in
CMOS devices by creating a low resistance path between
V
CC
and GND when the signal is at or near the input switch-
ing threshold. Additionally, if the driving signal becomes high
impedance (``float'' condition), it could create an indetermi-
nate logic state at the inputs and cause a disruption in
device operation.
The Intersil 82C8X series of bus drivers eliminates these
conditions by turning off data inputs when data is latched
(STB = logic zero for the 82C82/83H) and when the device is
disabled (OE = logic one for the 82C86H/87H). These gated
inputs disconnect the input circuitry from the V
CC
and
ground power supply pins by turning off the upper P-channel
and lower N-channel (See Figures 1 and 2). No current flow
from V
CC
to GND occurs during input transitions and invalid
logic states from floating inputs are not transmitted. The next
stage is held to a valid logic level internal to the device.
D.C. input voltage levels can also cause an increase in ICC if
these input levels approach the minimum V
IH
or maximum
V
IL
conditions. This is due to the operation of the input cir-
cuitry in its linear operating region (partially conducting
state). The 82C8X series gated inputs mean that this condi-
tion will occur only during the time the device is in the trans-
parent mode (STB = logic one). ICC remains below the
maximum ICC standby specification of 10
μ
A during the time
inputs are disabled, thereby greatly reducing the average
power dissipation of the 82C8X series devices.
Decoupling Capacitors
The transient current required to charge and discharge the
300pF load capacitance specified in the 82C83H data sheet
is determined by
I = C
L
(dv/dt)
Assuming that all outputs change state at the same time and
that dv/dt is constant;
where t
R
= 20ns, V
CC
= 5.0V, C
L
= 300pF on each eight out-
puts.
I = (8 x 300 x 10
-12
) x (5.0V x 0.8)/(20 x 10
-9
) = 480mA
This current spike may cause a large negative voltage spike on
V
CC
which could cause improper operation of the device. To fil-
ter out this noise, it is recommended that a 0.1
μ
F ceramic disc
capacitor be placed between V
CC
and GND at each device,
with placement being as near to the device as possible.
DI0
DI1
DI2
DI3
DI4
DI5
DI6
DI7
STB
DO0
DO1
DO2
DO3
DO4
DO5
DO6
DO7
OE
D Q
CLK
P
P
N
N
N
P
V
CC
V
CC
INTERNAL
DATA
STB
DATA IN
FIGURE 1. 82C82/83H
N
N
P
P
P
N
V
CC
V
CC
DATA
INTERNAL
OE
DATA IN
FIGURE 2. 82C86H/87H GATED INPUTS
I
C
L
V
--------------------------------------------------------
80 percent
R
F
×
(
)
=
(EQ. 1)
P
P
N
N
N
P
V
CC
V
CC
INTERNAL
DATA
STB
DATA IN
ADDRESS
ADDRESS
ALE
MULTI-
PLEXED
BUS
ICC
FIGURE 3. SYSTEM EFFECTS OF GATED INPUTS
82C83H
相关PDF资料
PDF描述
IP82C84A CMOS Clock Generator Driver
IP82C86H CMOS Octal Bus Transceiver
IP82C86H-5 CMOS Octal Bus Transceiver
IP82C87H CMOS Octal Inverting Bus Transceiver
IP82C87H-5 CMOS Octal Inverting Bus Transceiver
相关代理商/技术参数
参数描述
IP82C84A 制造商:INTERSIL 制造商全称:Intersil Corporation 功能描述:CMOS Clock Generator Driver
IP82C86H 制造商:INTERSIL 制造商全称:Intersil Corporation 功能描述:CMOS Octal Bus Transceiver
IP82C86H/+ 制造商:未知厂家 制造商全称:未知厂家 功能描述:Single 8-bit Bus Transceiver
IP82C86H-5 制造商:Rochester Electronics LLC 功能描述:- Bulk
IP82C87H 制造商:INTERSIL 制造商全称:Intersil Corporation 功能描述:CMOS Octal Inverting Bus Transceiver