参数资料
型号: LA72700V
元件分类: 消费家电
英文描述: SPECIALTY CONSUMER CIRCUIT, PDSO36
封装: 0.275 INCH, SSOP-36
文件页数: 8/16页
文件大小: 517K
代理商: LA72700V
LC72710W, 72710LW
No.6166-16/30
Structure of the Post-Correction Output Data <CCB Interface>
Post-error correction data can be output by using CCB address #FB. Although there are up to 288 bits of valid data that
can be output, it is possible to stop clock input (CL input) and set CE to the low level, and output the remaining data on
the next interrupt with no harmful effects whatsoever.
The maximum amount of data that can be output is 288 bits (36 bytes), and the contents of the status register (STAT)
and the block number register (BLNO) are added as the first two bytes.
The contents of the STAT and BLNO registers are output LSB first.
The post-correction data is output in order starting with the first bit in each single block of data.
The BIC code is not output.
The values of the output data are not guaranteed if multiple data read operations are performed for a single interrupt
signal (INT).
STAT (8 bits)
BLNO (8 bits)
Data section (176 bits) Post-error correction data
Layer 2 CRC (14 bits)
Parity (82 bits)
DO0 to DO7
DO8 to DO15
DO16 to DO191
DO192 to DO205
DO206 to DO287
Layer 4 CRC Check Circuit <CCB Interface>
The basic outline of this operation is the same as that described in the Layer 4 CRC Detection Circuit <Parallel
Interface> section earlier in this document. The data group data used for this error detection operation is sent to the IC
using the CCB interface. The value #FC is used as the CCB address.
The data group data is transferred in 8-bit units. There is no upper limit on the amount of data that can be transferred
(the value N in the figure below), and the data transfer may be divided into multiple operations.
Register Output
The IC internal status and block number registers are special-purpose registers that can be read out by applications. (See
the discussion of the read register data update timing on page 11.)
The application inputs the CCB address #FD to DI. The status register data is output first followed by the block number
register data.
A3
N
N-1
N-2
CR2
CR1
CR0
A2
A1
A0
B3
B2
B1
B0
DI
CL
CE
CRC4 pin output
Note: The number of items, N, refers to
the number of 8-bit items.
CRC4 pin output after N items
have been transferred.
tCRC
tEH
tES
tEL
tCH
tCL
tHD
tSU
A3
BLN7
BLN6
BLN5
ST2
ST1
ST0
A2
A1
A0
B3
B2
B1
B0
DI
DO
CL
CE
tSU
tHD
tCH
tCL
tES
tEL
tDDO
相关PDF资料
PDF描述
LA72700V SPECIALTY CONSUMER CIRCUIT, PDSO36
LA72702NV SPECIALTY CONSUMER CIRCUIT, PDSO24
LA72702NV SPECIALTY CONSUMER CIRCUIT, PDSO24
LA72702VA SPECIALTY CONSUMER CIRCUIT, PDSO24
LA7270 2 CHANNEL, VIDEO PREAMPLIFIER, PDIP22
相关代理商/技术参数
参数描述
LA72700V-MPB-E 制造商:ON Semiconductor 功能描述:VIDEO ICS - Ammo Pack
LA72700V-N-MPB-E 制造商:ON Semiconductor 功能描述:VIDEO ICS - Ammo Pack
LA72700V-N-TLM-E 制造商:ON Semiconductor 功能描述:VIDEO ICS - Tape and Reel 制造商:ON Semiconductor 功能描述:REEL / VIDEO ICS
LA72702NV 制造商:SANYO 制造商全称:Sanyo Semicon Device 功能描述:Monolithic Linear IC For US TV BTSC Decoder
LA72702NV-MPB-E 功能描述:编码器、解码器、复用器和解复用器 RoHS:否 制造商:Micrel 产品:Multiplexers 逻辑系列:CMOS 位数: 线路数量(输入/输出):2 / 12 传播延迟时间:350 ps, 400 ps 电源电压-最大:2.625 V, 3.6 V 电源电压-最小:2.375 V, 3 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-44 封装:Tray