参数资料
型号: LC4384V-75TN176C
厂商: Lattice Semiconductor Corporation
文件页数: 7/99页
文件大小: 0K
描述: IC CPLD 384MACROCELLS 176TQFP
标准包装: 40
系列: ispMACH® 4000V
可编程类型: 系统内可编程
最大延迟时间 tpd(1): 7.5ns
电压电源 - 内部: 3 V ~ 3.6 V
逻辑元件/逻辑块数目: 24
宏单元数: 384
输入/输出数: 128
工作温度: 0°C ~ 90°C
安装类型: 表面贴装
封装/外壳: 176-LQFP
供应商设备封装: 176-TQFP(24x24)
包装: 托盘
其它名称: 220-1716
LC4384V-75TN176C-ND
Lattice Semiconductor
Table 5. Product Term Expansion Capability
ispMACH 4000V/B/C/Z Family Data Sheet
Expansion
Chains
Chain-0
Chain-1
Chain-2
Chain-3
Macrocells Associated with Expansion Chain
(with Wrap Around)
M0 M4 M8 M12 M0
M1 M5 M9 M13 M1
M2 M6 M10 M14 M2
M3 M7 M11 M15 M3
Max PT/
Macrocell
75
80
75
70
Every time the super cluster allocator is used, there is an incremental delay of t EXP . When the super cluster alloca-
tor is used, all destinations other than the one being steered to, are given the value of ground (i.e., if the super clus-
ter is steered to M (n+4), then M (n) is ground).
Macrocell
The 16 macrocells in the GLB are driven by the 16 outputs from the logic allocator. Each macrocell contains a pro-
grammable XOR gate, a programmable register/latch, along with routing for the logic and control functions.
Figure 5 shows a graphical representation of the macrocell. The macrocells feed the ORP and GRP. A direct input
from the I/O cell allows designers to use the macrocell to construct high-speed input registers. A programmable
delay in this path allows designers to choose between the fastest possible set-up time and zero hold time.
Figure 5. Macrocell
Power-up
Initialization
Shared PT Initialization
PT Initialization (optional)
PT Initialization/CE (optional)
Delay
From I/O Cell
From Logic Allocator
R
D/T/L
P
Q
To ORP
To GRP
CE
Single PT
Block CLK0
Block CLK1
Block CLK2
Block CLK3
PT Clock (optional)
Shared PT Clock
Enhanced Clock Multiplexer
The clock input to the flip-flop can select any of the four block clocks along with the shared PT clock, and true and
complement forms of the optional individual term clock. An 8:1 multiplexer structure is used to select the clock. The
eight sources for the clock multiplexer are as follows:
? Block CLK0
? Block CLK1
7
相关PDF资料
PDF描述
CR1220 BATTERY LITHIUM COIN 3V 12.5MM
MIC49300-0.9BR IC REG LDO 0.9V 3A SPAK-5
LC4256V-5T100I IC PLD 256MC 64I/O 5NS 100TQFP
TAJR224M020RNJ CAP TANT 0.22UF 20V 20% 0805
172-E25-103R001 CONN DB25 MALE SOLDER CUP NKL
相关代理商/技术参数
参数描述
LC4384V-75TN176I 功能描述:CPLD - 复杂可编程逻辑器件 PROGRAMMABLE SUPER FAST HI DENSITY PLD RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
LC4384X 制造商:LATTICE 制造商全称:Lattice Semiconductor 功能描述:3.3V/2.5V/1.8V In-System Programmable SuperFAST High density PDLs
LC43A 制造商:Microsemi Corporation 功能描述:TVS SGL UNI-DIR 43V 1.5KW 2PIN DO-13 - Bulk 制造商:Microsemi Corporation 功能描述:TVS 1500V LOW CAP DO-202AA 制造商:Microsemi Corporation 功能描述:TVS DIODE 43VWM 69.4VC DO202AA 制造商:Crydom 功能描述:
LC45 制造商:Microsemi Corporation 功能描述:TVS SGL UNI-DIR 45V 1.5KW 2PIN DO-13 - Bulk 制造商:Microsemi Corporation 功能描述:TVS DIODE 45VWM 80.3VC DO202AA
LC4500291KB-XT 制造商:ON Semiconductor 功能描述:LCD DISPLAY DRIVER COG - Waffle Pack