参数资料
型号: LT1424CN8-9#PBF
厂商: Linear Technology
文件页数: 9/16页
文件大小: 0K
描述: IC REG FLYBACK ISOLATED 9V 8DIP
标准包装: 50
类型: 回扫,隔离
输出类型: 固定
输出数: 1
输出电压: 9V
输入电压: 2.8 V ~ 20 V
PWM 型: 电流模式
频率 - 开关: 285kHz
电流 - 输出: 200mA
同步整流器:
工作温度: 0°C ~ 125°C
安装类型: 通孔
封装/外壳: 8-DIP(0.300",7.62mm)
包装: 管件
供应商设备封装: 8-PDIP
LT1424-9
OPERATIO N
Combination with the previous V FLBK expression yields an
expression for V OUT , in terms of the internal reference,
programming resistors, transformer turns ratio and diode
resents the output voltage. This is partly due to rise time
on the V SW node, but more importantly due to transformer
leakage inductance. The latter causes a voltage spike on
) ) ) )
α
R REF
forward voltage drop:
V OUT = V BG
R FB N SP
– V F – I SEC (ESR)
the primary side not directly related to output voltage.
(Some time is also required for internal settling of the
feedback amplifier circuitry.)
In order to maintain immunity to these phenomena, a fixed
Additionally, it includes the effect of nonzero secondary
output impedance. See Load Compensation for details.
The practical aspects of applying this equation for V OUT are
found in the Applications Information section.
So far, this has been a pseudo-DC treatment of flyback
error amplifier operation. But the flyback signal is a pulse,
not a DC level. Provision must be made to enable the
flyback amplifier only when the flyback pulse is present.
This is accomplished by the dashed line connections to the
block labeled “ENABLE”. Timing signals are then required
to enable and disable the flyback amplifier.
ERROR AMPLIFIER —DYNAMIC THEORY
There are several timing signals that are required for
proper LT1424-9 operation. Please refer to the Timing
Diagram.
Minimum Output Switch ON Time
The LT1424-9 effects output voltage regulation via flyback
pulse action. If the output switch is not turned on at all,
there will be no flyback pulse, and output voltage informa-
tion is no longer available. This would cause irregular loop
response and start-up/latchup problems. The solution
chosen is to require the output switch to be on for an
absolute minimum time per each oscillator cycle. This in
turn establishes a minimum load requirement to maintain
regulation. See Applications Information section for fur-
ther details.
Enable Delay
When the output switch shuts off, the flyback pulse
appears. However, it takes a finite time until the trans-
former primary side voltage waveform approximately rep-
delay is introduced between the switch turn-off command
and the enabling of the feedback amplifier. This is termed
“enable delay”. In certain cases where the leakage spike is
not sufficiently settled by the end of the enable delay
period, regulation error may result. See Applications
Information section for further details.
Collapse Detect
Once the feedback amplifier is enabled, some mechanism
is then required to disable it. This is accomplished by a
collapse detect comparator, that compares the flyback
voltage (R REF referred) to a fixed reference, nominally
80% of V BG . When the flyback waveform drops below this
level, the feedback amplifier is disabled. This action
accommodates both continuous and discontinuous mode
operation.
Minimum Enable Time
The feedback amplifier, once enabled, stays enabled for a
fixed minimum time period termed “minimum enable
time”. This prevents lock-up, especially when the output
voltage is abnormally low, e.g., during start-up. The mini-
mum enable time period ensures that the V C node is able
to “pump up” and increase the current mode trip point to
the level where the collapse detect system exhibits proper
operation. The “minimum enable time” often determines
the low load level at which output voltage regulation is lost.
See Applications Information section for details.
Effects of Variable Enable Period
It should now be clear that the flyback amplifier is enabled
only during a portion of the cycle time. This can vary from
the fixed “minimum enable time” described to a maximum
of roughly the OFF switch time minus the enable delay
sn14249 14249fs
9
相关PDF资料
PDF描述
LT1425IS#TRPBF IC REG FLYBK ISOLATED .2A 16SOIC
LT1505CG#TRPBF IC BATT CHARGER CONST I/V 28SSOP
LT1506IR-SYNC#PBF IC REG BUCK ADJ 4.5A D2PAK
LT1507CN8#PBF IC REG BUCK ADJ 1.5A 8DIP
LT1510-5IGN#TRPBF IC BATT CHARGER CONST V/I 16SSOP
相关代理商/技术参数
参数描述
LT1424CS8 制造商:未知厂家 制造商全称:未知厂家 功能描述:Current-Mode SMPS Controller
LT1424CS8-5 功能描述:IC REG FLYBACK ISOLATED 5V 8SOIC RoHS:否 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 开关稳压器 系列:- 标准包装:2,500 系列:- 类型:降压(降压) 输出类型:固定 输出数:1 输出电压:1.2V,1.5V,1.8V,2.5V 输入电压:2.7 V ~ 20 V PWM 型:- 频率 - 开关:- 电流 - 输出:50mA 同步整流器:是 工作温度:-40°C ~ 125°C 安装类型:表面贴装 封装/外壳:10-TFSOP,10-MSOP(0.118",3.00mm 宽)裸露焊盘 包装:带卷 (TR) 供应商设备封装:10-MSOP 裸露焊盘
LT1424CS8-5#PBF 功能描述:IC REG FLYBACK ISOLATED 5V 8SOIC RoHS:是 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 开关稳压器 系列:- 标准包装:250 系列:- 类型:降压(降压) 输出类型:固定 输出数:1 输出电压:1.2V 输入电压:2.05 V ~ 6 V PWM 型:电压模式 频率 - 开关:2MHz 电流 - 输出:500mA 同步整流器:是 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:6-UFDFN 包装:带卷 (TR) 供应商设备封装:6-SON(1.45x1) 产品目录页面:1032 (CN2011-ZH PDF) 其它名称:296-25628-2
LT1424CS8-5#TR 功能描述:IC REG FLYBACK ISOLATED 5V 8SOIC RoHS:否 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 开关稳压器 系列:- 标准包装:2,500 系列:- 类型:降压(降压) 输出类型:固定 输出数:1 输出电压:1.2V,1.5V,1.8V,2.5V 输入电压:2.7 V ~ 20 V PWM 型:- 频率 - 开关:- 电流 - 输出:50mA 同步整流器:是 工作温度:-40°C ~ 125°C 安装类型:表面贴装 封装/外壳:10-TFSOP,10-MSOP(0.118",3.00mm 宽)裸露焊盘 包装:带卷 (TR) 供应商设备封装:10-MSOP 裸露焊盘
LT1424CS8-5#TRPBF 功能描述:IC REG FLYBACK ISOLATED 5V 8SOIC RoHS:是 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 开关稳压器 系列:- 标准包装:2,500 系列:- 类型:降压(降压) 输出类型:固定 输出数:1 输出电压:1.2V,1.5V,1.8V,2.5V 输入电压:2.7 V ~ 20 V PWM 型:- 频率 - 开关:- 电流 - 输出:50mA 同步整流器:是 工作温度:-40°C ~ 125°C 安装类型:表面贴装 封装/外壳:10-TFSOP,10-MSOP(0.118",3.00mm 宽)裸露焊盘 包装:带卷 (TR) 供应商设备封装:10-MSOP 裸露焊盘