参数资料
型号: LTC2207UK-14#PBF
厂商: LINEAR TECHNOLOGY CORP
元件分类: ADC
英文描述: PROPRIETARY METHOD ADC, PQCC48
封装: 7 X 7 MM, LEAD FREE, PLASTIC, MO-220WKKD-2, QFN-48
文件页数: 8/32页
文件大小: 1307K
代理商: LTC2207UK-14#PBF
LTC2207-14/LTC2206-14
16
220714614fa
CONVERTER OPERATION
The LTC2207-14/LTC2206-14 are CMOS pipelined
multistep converters with a front-end PGA. As
shown in Figure 1, the converter has ve pipelined
ADC stages; a sampled analog input will result in
a digitized value seven clock cycles later (see the
Timing Diagram section). The analog input is differential for
improved common mode noise immunity and to maximize
the input range. Additionally, the differential input drive
will reduce even order harmonics of the sample and hold
circuit. The encode input is also differential for improved
common mode noise immunity.
The LTC2207-14/LTC2206-14 have two phases of
operation, determined by the state of the differential
ENC+/ENCinput pins. For brevity, the text will refer to
ENC+ greater than ENCas ENC high and ENC+ less than
ENCas ENC low.
Each pipelined stage shown in Figure 1 contains an ADC,
a reconstruction DAC and an interstage amplier. In
operation, the ADC quantizes the input to the stage and
the quantized value is subtracted from the input by the
DAC to produce a residue. The residue is amplied and
output by the residue amplier. Successive stages oper-
ate out of phase so that when odd stages are outputting
their residue, the even stages are acquiring that residue
and vice versa.
When ENC is low, the analog input is sampled differen-
tially directly onto the input sample-and-hold capacitors,
inside the “input S/H” shown in the block diagram. At the
instant that ENC transitions from low to high, the voltage
on the sample capacitors is held. While ENC is high, the
held input voltage is buffered by the S/H amplier which
drives the rst pipelined ADC stage. The rst stage acquires
the output of the S/H amplier during the high phase of
ENC. When ENC goes back low, the rst stage produces
its residue which is acquired by the second stage. At the
same time, the input S/H goes back to acquiring the analog
input. When ENC goes high, the second stage produces
its residue which is acquired by the third stage. An iden-
tical process is repeated for the third and fourth stages,
resulting in a fourth stage residue that is sent to the fth
stage for nal evaluation.
Each ADC stage following the rst has additional range to
accommodate ash and amplier offset errors. Results
from all of the ADC stages are digitally delayed such that
the results can be properly combined in the correction
logic before being sent to the output buffer.
OPERATION
(fa + 2fb), (2fa – fb) and (fa – 2fb). The 3rd order IMD is
dened as the ratio of the RMS value of either input tone
to the RMS value of the largest 3rd order IMD product.
Spurious Free Dynamic Range (SFDR)
The ratio of the RMS input signal amplitude to the RMS
value of the peak spurious spectral component expressed
in dBc. SFDR may also be calculated relative to full scale
and expressed in dBFS.
Full Power Bandwidth
The Full Power bandwidth is that input frequency at which
the amplitude of the reconstructed fundamental is reduced
by 3dB for a full scale input signal.
Aperture Delay Time
The time from when a rising ENC+ equals the ENCvoltage
to the instant that the input signal is held by the sample-
and-hold circuit.
Aperture Delay Jitter
The variation in the aperture delay time from conversion
to conversion. This random variation will result in noise
when sampling an AC input. The signal to noise ratio due
to the jitter alone will be:
SNRJITTER = –20log (2
π f
IN tJITTER)
APPLICATIONS INFORMATION
相关PDF资料
PDF描述
LTC2209IUP 1-CH 16-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, PQCC64
LTC2215CUP 1-CH 16-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, PQCC64
LTC2216CUP#TR 1-CH 16-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, PQCC64
LTC2216IUP#TR 1-CH 16-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, PQCC64
LTC2216IUP 1-CH 16-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, PQCC64
相关代理商/技术参数
参数描述
LTC2208 制造商:LINER 制造商全称:Linear Technology 功能描述:Dual 14-Bit 250Msps
LTC2208-14 制造商:LINER 制造商全称:Linear Technology 功能描述:14-Bit, 130Msps ADC
LTC2208CUP 制造商:Linear Technology 功能描述:IC ADC 16BIT 130MSPS 64-QFN
LTC2208CUP#PBF 制造商:Linear Technology 功能描述:Single ADC Pipelined 130Msps 16-bit Parallel/LVDS 64-Pin QFN EP Cut Tape 制造商:Linear Technology 功能描述:IC ADC 16BIT 130MSPS 64-QFN 制造商:Linear Technology 功能描述:ADC 16BIT 3.3VIN 130MSPS 64QFN 制造商:Linear Technology 功能描述:ADC, 16BIT, 3.3VIN, 130MSPS, 64QFN 制造商:Linear Technology 功能描述:MS-ADC/High Speed, 16-bit, 130Msps ADC 制造商:Linear Technology 功能描述:IC, ADC, 16BIT, 130MSPS, QFN-64, Resolution (Bits):16bit, Sampling Rate:130MSPS, Supply Voltage Type:Single, Supply Voltage Min:3.135V, Supply Voltage Max:3.465V, Supply Current:380mA, Digital IC Case Style:QFN, No. of Pins:64 , RoHS Compliant: Yes
LTC2208CUP#PBF 制造商:Linear Technology 功能描述:IC ADC 16BIT 130MSPS QFN-64