参数资料
型号: LTC2283IUP#PBF
厂商: Linear Technology
文件页数: 8/24页
文件大小: 0K
描述: IC ADC DUAL 12BIT 125MSPS 64QFN
标准包装: 40
位数: 12
采样率(每秒): 125M
数据接口: 并联
转换器数目: 2
功率耗散(最大): 915mW
电压电源: 单电源
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 64-WFQFN 裸露焊盘
供应商设备封装: 64-QFN(9x9)
包装: 管件
输入数目和类型: 2 个单端,双极; 2 个差分, 双极
LTC2283
16
2283fb
APPLICATIONS INFORMATION
Figure 11. Sinusoidal Single-Ended CLK Drive
Figure 12. CLK Drive Using an LVDS or PECL to CMOS Converter
Figure 13. LVDS or PECL CLK Drive Using a Transformer
CLK
50Ω
0.1μF
4.7μF
1k
FERRITE
BEAD
CLEAN
SUPPLY
SINUSOIDAL
CLOCK
INPUT
2283 F11
NC7SVU04
LTC2283
CLK
100Ω
0.1μF
4.7μF
FERRITE
BEAD
CLEAN
SUPPLY
IF LVDS USE FIN1002 OR FIN1018.
FOR PECL, USE AZ1000ELT21 OR SIMILAR
2283 F12
LTC2283
CLK
5pF-30pF
ETC1-1T
0.1μF
VCM
FERRITE
BEAD
DIFFERENTIAL
CLOCK
INPUT
2283 F13
LTC2283
The noise performance of the LTC2283 can depend on the
clock signal quality as much as on the analog input. Any
noise present on the clock signal will result in additional
aperture jitter that will be RMS summed with the inherent
ADC aperture jitter.
In applications where jitter is critical, such as when digi-
tizing high input frequencies, use as large an amplitude
as possible. Also, if the ADC is clocked with a sinusoidal
signal, lter the CLK signal to reduce wideband noise and
distortion products generated by the source.
It is recommended that CLKA and CLKB are shorted to-
gether and driven by the same clock source. If a small time
delay is desired between when the two channels sample
the analog inputs, CLKA and CLKB can be driven by two
different signals. If this delay exceeds 1ns, the performance
of the part may degrade. CLKA and CLKB should not be
driven by asynchronous signals.
Figures 12 and 13 show alternatives for converting a
differential clock to the single-ended CLK input. The use
of a transformer provides no incremental contribution
to phase noise. The LVDS or PECL to CMOS translators
provide little degradation below 70MHz, but at 140MHz will
degrade the SNR compared to the transformer solution.
The nature of the received signals also has a large bear-
ing on how much SNR degradation will be experienced.
For high crest factor signals such as WCDMA or OFDM,
where the nominal power level must be at least 6dB to
8dB below full scale, the use of these translators will have
a lesser impact.
The transformer in the example may be terminated with
the appropriate termination for the signaling in use. The
use of a transformer with a 1:4 impedance ratio may be
desirable in cases where lower voltage differential signals
are considered. The center tap may be bypassed to ground
through a capacitor close to the ADC if the differential
signals originate on a different plane. The use of a ca-
pacitor at the input may result in peaking, and depending
on transmission line length may require a 10Ω to 20Ω
ohm series resistor to act as both a low pass lter for
high frequency noise that may be induced into the clock
line by neighboring digital signals, as well as a damping
mechanism for reections.
Maximum and Minimum Conversion Rates
The maximum conversion rate for the LTC2283 is 125Msps.
The lower limit of the LTC2283 sample rate is determined
by droop of the sample-and-hold circuits. The pipelined
architecture of this ADC relies on storing analog signals on
相关PDF资料
PDF描述
LTC2288IUP#PBF IC ADC DUAL 10BIT 65MSPS 64QFN
LTC2293IUP#PBF IC ADC DUAL 12BIT 65MSPS 64QFN
LTC2294IUP#TRPBF IC ADC DUAL 12BIT 80MSPS 64QFN
LTC2295CUP#PBF IC ADC DUAL 14BIT 10MSPS 64QFN
LTC2299IUP#TRPBF IC ADC DUAL 14BIT 80MSPS 64QFN
相关代理商/技术参数
参数描述
LTC2283IUP-TR 制造商:LINER 制造商全称:Linear Technology 功能描述:Dual 12-Bit, 125Msps Low Power 3V ADC
LTC2283IUP-TRPBF 制造商:LINER 制造商全称:Linear Technology 功能描述:Dual 12-Bit, 125Msps Low Power 3V ADC
LTC2283UP 制造商:LINER 制造商全称:Linear Technology 功能描述:Dual 12-Bit, 125Msps Low Power 3V ADC
LTC2284 制造商:LINER 制造商全称:Linear Technology 功能描述:Dual 14-Bit, 105Msps Low Power 3V ADC
LTC2284CUP 制造商:LINER 制造商全称:Linear Technology 功能描述:Dual 14-Bit, 105Msps Low Power 3V ADC