参数资料
型号: LTC3208EUH#TRPBF
厂商: Linear Technology
文件页数: 16/24页
文件大小: 0K
描述: IC LED DRIVR QVGA DISPLAY 32-QFN
标准包装: 2,500
拓扑: 升压(升压),切换式电容器(充电泵)
输出数: 17
内部驱动器:
类型 - 主要: 背光
类型 - 次要: RGB,白色 LED
频率: 600kHz ~ 1.2MHz
电源电压: 2.9 V ~ 4.5 V
安装类型: 表面贴装
封装/外壳: 32-WFQFN 裸露焊盘
供应商设备封装: 32-QFN
包装: 带卷 (TR)
工作温度: -40°C ~ 85°C
LTC3208
OPERATIO
Bus Speed
The I 2 C port is designed to be operated at speeds of up
to 400kHz. It has built-in timing delays to ensure correct
operation when addressed from an I 2 C compliant master
device. It also contains input ?lters designed to suppress
glitches should the bus become corrupted.
START and STOP Conditions
A bus-master signals the beginning of a communication
to a slave device by transmitting a START condition.
A START condition is generated by transitioning SDA
from high to low while SCL is high. When the master has
?nished communicating with the slave, it issues a STOP
condition by transitioning SDA from low to high while
SCL is high. The bus is then free for communication with
another I 2 C device.
Byte Format
Each byte sent to the LTC3208 must be 8 bits long fol-
lowed by an extra clock cycle for the Acknowledge bit to
be returned by the LTC3208. The data should be sent to
the LTC3208 most signi?cant bit (MSB) ?rst.
Acknowledge
The Acknowledge signal is used for handshaking between
the master and the slave. An Acknowledge (active LOW)
generated by the slave (LTC3208) lets the master know
that the latest byte of information was received. The
Acknowledge related clock pulse is generated by the
master. The master releases the SDA line (HIGH) during
the Acknowledge clock cycle. The slave-receiver must pull
down the SDA line during the Acknowledge clock pulse
so that it remains a stable LOW during the HIGH period
of this clock pulse.
Slave Address
The LTC3208 responds to only one 7-bit address which
has been factory programmed to 0011011. The eighth bit
of the address byte (R/W) must be 0 for the LTC3208 to
recognize the address since it is a write only device. This
effectively forces the address to be 8 bits long where the
least signi?cant bit of the address is 0. If the correct seven
bit address is given but the R/W bit is 1, the LTC3208 will
not respond.
Bus Write Operation
The master initiates communication with the LTC3208
with a START condition and a 7-bit address followed by
the Write Bit R/W = 0. If the address matches that of the
LTC3208, the LTC3208 returns an Acknowledge. The mas-
ter should then deliver the most signi?cant sub-address
byte for the data register to be written. Again the LTC3208
acknowledges and then the data is delivered starting with
the most signi?cant bit. This cycle is repeated until all of the
required data registers have been written. Any number of
data latches can be written. Each data byte is transferred to
an internal holding latch upon the return of an Acknowledge.
After all data bytes have been transferred to the LTC3208,
the master may terminate the communication with a STOP
condition. Alternatively, a REPEAT-START condition can be
initiated by the master and another chip on the I 2 C bus can
be addressed. This cycle can continue inde?nitely and the
LTC3208 will remember the last input of valid data that it
received. Once all chips on the bus have been addressed
and sent valid data, a global STOP condition can be sent
and the LTC3208 will update all registers with the data
that it had received.
In certain circumstances the data on the I 2 C bus may
become corrupted. In these cases the LTC3208 responds
appropriately by preserving only the last set of complete
data that it has received. For example, assume the LTC3208
has been successfully addressed and is receiving data
when a STOP condition mistakenly occurs. The LTC3208
will ignore this stop condition and will not respond until a
new START condition, correct address, sub-address and
new set of data and STOP condition are transmitted.
Likewise, if the LTC3208 was previously addressed and
sent valid data but not updated with a STOP, it will respond
to any STOP that appears on the bus with only one ex-
ception, independent of the number of REPEAT-START’s
that have occurred. If a REPEAT-START is given and the
LTC3208 successfully acknowledges its address, it will
not respond to a STOP until all bytes of the new data have
been received and acknowledged.
Shared data registers will have all 8 bits rewritten since a
common acknowledge signal writes these registers. The
shared registers include REGA, REGB and REGF.
3208fa
16
相关PDF资料
PDF描述
LTC3209EUF-2#TRPBF IC LED DRIVR QVGA DISPLAY 20-QFN
LTC3210EPD-1#TRPBF IC LED DRVR WHITE BCKLT 16-UTQFN
LTC3210EUD#TRPBF IC LED DRIVR WHITE BCKLGT 16-QFN
LTC3212EDDB#TRPBF IC LED DRIVER RGB 12-DFN
LTC3214EDD#TRPBF IC LED DRIVR WHITE BCKLGT 10-DFN
相关代理商/技术参数
参数描述
LTC3209-1 制造商:LINER 制造商全称:Linear Technology 功能描述:600mA Main/Camera LED Controller
LTC3209-2 制造商:LINER 制造商全称:Linear Technology 功能描述:600mA Main/Camera LED Controller
LTC3209EUF-1 制造商:LINER 制造商全称:Linear Technology 功能描述:600mA Main/Camera LED Controller
LTC3209EUF-1#PBF 功能描述:IC LED DRIVR QVGA DISPLAY 20-QFN RoHS:是 类别:集成电路 (IC) >> PMIC - LED 驱动器 系列:- 标准包装:6,000 系列:- 恒定电流:- 恒定电压:- 拓扑:开路漏极,PWM 输出数:4 内部驱动器:是 类型 - 主要:LED 闪烁器 类型 - 次要:- 频率:400kHz 电源电压:2.3 V ~ 5.5 V 输出电压:- 安装类型:表面贴装 封装/外壳:8-VFDFN 裸露焊盘 供应商设备封装:8-HVSON 包装:带卷 (TR) 工作温度:-40°C ~ 85°C 其它名称:935286881118PCA9553TK/02-TPCA9553TK/02-T-ND
LTC3209EUF-1#TRPBF 功能描述:IC LED DRIVR QVGA DISPLAY 20-QFN RoHS:是 类别:集成电路 (IC) >> PMIC - LED 驱动器 系列:- 标准包装:6,000 系列:- 恒定电流:- 恒定电压:- 拓扑:开路漏极,PWM 输出数:4 内部驱动器:是 类型 - 主要:LED 闪烁器 类型 - 次要:- 频率:400kHz 电源电压:2.3 V ~ 5.5 V 输出电压:- 安装类型:表面贴装 封装/外壳:8-VFDFN 裸露焊盘 供应商设备封装:8-HVSON 包装:带卷 (TR) 工作温度:-40°C ~ 85°C 其它名称:935286881118PCA9553TK/02-TPCA9553TK/02-T-ND