参数资料
型号: M470L3224FU0-CA2
厂商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: Ring Core Bead Ferrite; Impedance:340ohm; Cable Diameter Max:0.203"; Width (Latch Included):1.23"; External Height:1.155"; External Width:1.125"; Length:1.25"
中文描述: 的DDR SDRAM SODIMM
文件页数: 16/20页
文件大小: 264K
代理商: M470L3224FU0-CA2
DDR SDRAM
128MB, 256MB SODIMM Pb-Free
Revision 1.2 Oct. 2004
System Notes :
a. Pullup slew rate is characteristized under the test conditions as shown in Figure 1.
Output
Test point
VSSQ
50
Figure 1 : Pullup slew rate test load
b. Pulldown slew rate is measured under the test conditions shown in Figure 2.
Output
Test point
VDDQ
50
Figure 2 : Pulldown slew rate test load
c. Pullup slew rate is measured between (VDDQ/2 - 320 mV +/- 250 mV)
Pulldown slew rate is measured between (VDDQ/2 + 320 mV +/- 250 mV)
Pullup and Pulldown slew rate conditions are to be met for any pattern of data, including all outputs switching and only one output
switching.
Example : For typical slew rate, DQ0 is switching
For minmum slew rate, all DQ bits are switching from either high to low, or low to high.
The remaining DQ bits remain the same as for previous state.
d. Evaluation conditions
Typical : 25
°
C (T Ambient), VDDQ = 2.5V, typical process
Minimum : 70
°
C (T Ambient), VDDQ = 2.3V, slow - slow process
Maximum : 0
°
C (T Ambient), VDDQ = 2.7V, fast - fast process
e. The ratio of pullup slew rate to pulldown slew rate is specified for the same temperature and voltage, over the entire temperature and
voltage range. For a given output, it represents the maximum difference between pullup and pulldown drivers due to process variation.
f. Verified under typical conditions for qualification purposes.
g. TSOPII package divices only.
h. Only intended for operation up to 266 Mbps per pin.
i. A derating factor will be used to increase tIS and tIH in the case where the input slew rate is below 0.5V/ns
as shown in Table 2. The Input slew rate is based on the lesser of the slew rates detemined by either VIH(AC) to VIL(AC) or
VIH(DC) to VIL(DC), similarly for rising transitions.
j. A derating factor will be used to increase tDS and tDH in the case where DQ, DM, and DQS slew rates differ, as shown in Tables 3 & 4.
Input slew rate is based on the larger of AC-AC delta rise, fall rate and DC-DC delta rise, Input slew rate is based on the lesser of the
slew rates determined by either VIH(AC) to VIL(AC) or VIH(DC) to VIL(DC), similarly for rising transitions.
The delta rise/fall rate is calculated as: {1/(Slew Rate1)} - {1/(Slew Rate2)}
For example : If Slew Rate 1 is 0.5 V/ns and slew Rate 2 is 0.4 V/ns, then the delta rise, fall rate is - 0.5ns/V . Using the table given, this
would result in the need for an increase in tDS and tDH of 100 ps.
k. Table 3 is used to increase tDS and tDH in the case where the I/O slew rate is below 0.5 V/ns. The I/O slew rate is based on the lesser
on the lesser of the AC - AC slew rate and the DC- DC slew rate. The inut slew rate is based on the lesser of the slew rates deter
mined by either VIH(ac) to VIL(ac) or VIH(DC) to VIL(DC), and similarly for rising transitions.
m. DQS, DM, and DQ input slew rate is specified to prevent double clocking of data and preserve setup and hold times. Signal transi
tions through the DC region must be monotoy.
相关PDF资料
PDF描述
M485L1624FU0-CA2 Ring Core Bead Ferrite; Impedance:200ohm; Cable Diameter Max:0.35"; Latch Height:0.2"; Width (Latch Included):0.885"; External Height:0.79"; External Width:0.77"; Length:1.45"
M470L1624FU0-CB0 Split Core Ferrite Bead; Inner Diameter:0.45"; Package/Case:Split Ferrite Core; External Width:0.93"; Frequency:100MHz; Impedance:238ohm; Latch Height:0.38"; Mounting Type:Surface Mount; Width (Latch Included):1.035" RoHS Compliant: Yes
M470L3224FU0-CB0 DDR SDRAM SODIMM
M470L1624FU0-CB3 DDR SDRAM SODIMM
M470L3224FU0-CB3 DDR SDRAM SODIMM
相关代理商/技术参数
参数描述
M470L3224FU0-CB0 制造商:SAMSUNG 制造商全称:Samsung semiconductor 功能描述:DDR SDRAM SODIMM
M470L3224FU0-CB3 制造商:SAMSUNG 制造商全称:Samsung semiconductor 功能描述:DDR SDRAM SODIMM
M470L3224HU0 制造商:SAMSUNG 制造商全称:Samsung semiconductor 功能描述:DDR SDRAM Product Guide
M470L3224JU0 制造商:SAMSUNG 制造商全称:Samsung semiconductor 功能描述:DDR SDRAM Product Guide
M470L3324BT 制造商:SAMSUNG 制造商全称:Samsung semiconductor 功能描述:DDR SDRAM Unbuffered Module 18 4 pin Unbuffered Module based on 512Mb B-die