参数资料
型号: MCIMX31DVKN5DR2
厂商: Freescale Semiconductor
文件页数: 69/118页
文件大小: 0K
描述: IC MPU I.MX31 CONSUMR 457TMAP
标准包装: 1,000
系列: i.MX31
核心处理器: ARM11
芯体尺寸: 32-位
速度: 532MHz
连通性: 1 线,ATA,EBI/EMI,FIR,I²C,MMC/SD,PCMCIA,SIM,SPI,SSI,UART/USART,USB,USB OTG
外围设备: DMA,LCD,POR,PWM,WDT
程序存储器类型: ROMless
RAM 容量: 16K x 8
电压 - 电源 (Vcc/Vdd): 1.22 V ~ 3.3 V
振荡器型: 外部
工作温度: 0°C ~ 70°C
封装/外壳: 457-LFBGA
包装: 带卷 (TR)
MCIMX31/MCIMX31L Technical Data, Rev. 4.3
54
Freescale Semiconductor
Electrical Characteristics
4.3.13
I2C Electrical Specifications
This section describes the electrical information of the I2C Module.
4.3.13.1
I2C Module Timing
Figure 41 depicts the timing of I2C module. Table 42 lists the I2C module timing parameters where the I/O
supply is 2.7 V. 1
Figure 41. I2C Bus Timing Diagram
Table 42. I2C Module Timing Parameters—I2C Pin I/O Supply=2.7 V
ID
Parameter
Standard Mode
Fast Mode
Unit
Min
Max
Min
Max
IC1
I2CLK cycle time
10
2.5
μs
IC2
Hold time (repeated) START condition
4.0
0.6
μs
IC3
Set-up time for STOP condition
4.0
0.6
μs
IC4
Data hold time
01
1 A device must internally provide a hold time of at least 300 ns for I2DAT signal in order to bridge the undefined region of the
falling edge of I2CLK.
3.452
2 The maximum hold time has to be met only if the device does not stretch the LOW period (ID IC6) of the I2CLK signal.
01
0.92
μs
IC5
HIGH Period of I2CLK Clock
4.0
0.6
μs
IC6
LOW Period of the I2CLK Clock
4.7
1.3
μs
IC7
Set-up time for a repeated START condition
4.7
0.6
μs
IC8
Data set-up time
250
1003
3 A Fast-mode I2C-bus device can be used in a standard-mode I2C-bus system, but the requirement of set-up time (ID IC7) of
250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the I2CLK signal.
If such a device does stretch the LOW period of the I2CLK signal, it must output the next data bit to the I2DAT line max_rise_time
(ID No IC10) + data_setup_time (ID No IC8) = 1000 + 250 = 1250 ns (according to the Standard-mode I2C-bus specification)
before the I2CLK line is released.
—ns
IC9
Bus free time between a STOP and START condition
4.7
1.3
μs
IC10
Rise time of both I2DAT and I2CLK signals
1000
20+0.1Cb
4
4 C
b = total capacitance of one bus line in pF.
300
ns
IC11
Fall time of both I2DAT and I2CLK signals
300
20+0.1Cb
300
ns
IC12
Capacitive load for each bus line (Cb)
400
400
pF
IC10
IC11
IC9
IC2
IC8
IC4
IC7
IC3
IC6
IC10
IC5
IC11
START
STOP
START
I2DAT
I2CLK
IC1
相关PDF资料
PDF描述
MCIMX31DVMN5DR2 IC MPU I.MX31 CONSUMR 473MAPBGA
MCIMX31CVKN5DR2 IC MCU I.MX31 400MHZ 457TMAP
VE-JNB-IX-S CONVERTER MOD DC/DC 95V 75W
MCIMX31DVKN5D IC MPU I.MX31 CONSUMR 457TMAP
VE-J6P-IX-S CONVERTER MOD DC/DC 13.8V 75W
相关代理商/技术参数
参数描述
MCIMX31DVMN5D 功能描述:处理器 - 专门应用 2.0.1 CONSUMER FULL RoHS:否 制造商:Freescale Semiconductor 类型:Multimedia Applications 核心:ARM Cortex A9 处理器系列:i.MX6 数据总线宽度:32 bit 最大时钟频率:1 GHz 指令/数据缓存: 数据 RAM 大小:128 KB 数据 ROM 大小: 工作电源电压: 最大工作温度:+ 95 C 安装风格:SMD/SMT 封装 / 箱体:MAPBGA-432
MCIMX31DVMN5DR2 功能描述:处理器 - 专门应用 2.0.1 CONSUMER FULL RoHS:否 制造商:Freescale Semiconductor 类型:Multimedia Applications 核心:ARM Cortex A9 处理器系列:i.MX6 数据总线宽度:32 bit 最大时钟频率:1 GHz 指令/数据缓存: 数据 RAM 大小:128 KB 数据 ROM 大小: 工作电源电压: 最大工作温度:+ 95 C 安装风格:SMD/SMT 封装 / 箱体:MAPBGA-432
MCIMX31L 制造商:FREESCALE 制造商全称:Freescale Semiconductor, Inc 功能描述:Multimedia Applications Processors
MCIMX31LC 制造商:FREESCALE 制造商全称:Freescale Semiconductor, Inc 功能描述:Multimedia Applications Processors for Industrial and Automotive Products
MCIMX31LCJKN5D 制造商:FREESCALE 制造商全称:Freescale Semiconductor, Inc 功能描述:Multimedia Applications Processors