参数资料
型号: MCZ33972EWR2
厂商: Freescale Semiconductor
文件页数: 2/32页
文件大小: 0K
描述: IC SWITCH DETECTION MULT 32-SOIC
标准包装: 1,000
应用: 开关监控
接口: SPI
电源电压: 8 V ~ 26 V
封装/外壳: 32-SOIC(0.295",7.50mm 宽)
供应商设备封装: 32-SOIC
包装: 带卷 (TR)
安装类型: 表面贴装
Analog Integrated Circuit Device Data
10
Freescale Semiconductor
33972
FUNCTIONAL DESCRIPTION
INTRODUCTION
FUNCTIONAL DESCRIPTION
INTRODUCTION
The 33972 device is an integrated circuit designed to
provide systems with ultra-low quiescent sleep/wake-up
modes, and a robust interface between switch contacts and
a microprocessor. The 33972 replaces many of the discrete
components required when interfacing to microprocessor-
based systems, while providing switch ground offset
protection, contact wetting current, and a system wake-up.
The 33972 features 8-programmable switch-to-ground or
switch-to-battery inputs and 14 switch-to-ground inputs. All
switch inputs may be read as analog inputs through the
analog multiplexer (AMUX). Other features include a
programmable wake-up timer, programmable interrupt timer,
programmable wake-up/interrupt bits, and programmable
wetting current settings.
This device is designed primarily for automotive
applications, but may be used in a variety of other
applications such as computer, telecommunications, and
industrial controls.
FUNCTIONAL PIN DESCRIPTION
CHIP SELECT (CS)
The system MCU selects the 33972 to receive
communication using the chip select (CS) pin. With the CS in
a logic LOW state, command words may be sent to the 33972
via the serial input (SI) pin, and switch status information can
be received by the MCU via the serial output (SO) pin. The
falling edge of CS enables the SO output, latches the state of
the INT pin, and the state of the external switch inputs.
Rising edge of the CS initiates the following operation:
1. Disables the SO driver (high-impedance)
2. INT pin is reset to logic [1], except when additional
switch changes occur during CS LOW. (See Figure 6
on page 9.)
3. Activates the received command word, allowing the
33972 to act upon new data from switch inputs.
To avoid any spurious data, it is essential the HIGH-to-
LOW and LOW-to-HIGH transitions of the CS signal occur
only when SCLK is in a logic LOW state. A clean CS is
needed to ensure no incomplete SPI words are sent to the
device. Internal to the 33972 device is an active pull-up to
VDD on CS.
In Sleep mode, the negative edge of CS (VDD applied) will
wake up the 33972 device. Data received from the device
during CS wake-up may not be accurate.
SYSTEM CLOCK (SCLK)
The system clock (SCLK) pin clocks the internal shift
register of the 33972. The SI data is latched into the input
shift register on the falling edge of SCLK signal. The SO pin
shifts the switch status bits out on the rising edge of SCLK.
The SO data is available for the MCU to read on the falling
edge of SCLK. False clocking of the shift register must be
avoided to ensure validity of data. It is essential the SCLK pin
be in a logic LOW state whenever CS makes any transition.
For this reason, it is recommended, that the SCLK pin is
commanded to a logic LOW state as long as the device is not
accessed and CS is in a logic HIGH state. When the CS is in
a logic HIGH state, any signal on the SCLK and SI pins will
be ignored and the SO pin is tri-state.
SPI SLAVE IN (SI)
The SI pin is used for serial instruction data input. SI
information is latched into the input register on the falling
edge of SCLK. A logic HIGH state present on SI will program
a one in the command word on the rising edge of the CS
signal. To program a complete word, 24 bits of information
must be entered into the device.
SPI SLAVE OUT (SO)
The SO pin is the output from the shift register. The SO pin
remains tri-stated until the CS pin transitions to a logic LOW
state. All open switches are reported as zero, all closed
switches are reported as one. The negative transition of CS
enables the SO driver.
The first positive transition of SCLK will make the status
data bit 24 available on the SO pin. Each successive positive
clock will make the next status data bit available for the MCU
to read on the falling edge of SCLK. The SI/SO shifting of the
data follows a first-in, first-out protocol, with both input and
output words transferring the most significant bit (MSB) first.
INTERRUPT (INT)
The INT pin is an interrupt output from the 33972 device.
The INT pin is an open-drain output with an internal pull-up to
VDD. In Normal mode, a switch state change will trigger the
INT pin (when enabled). The INT pin and INT bit in the SPI
register are latched on the falling edge of CS. This permits
the MCU to determine the origin of the interrupt. When two
33972 devices are used, only the device initiating the
interrupt will have the INT bit set. The INT pin is cleared on
the rising edge of CS. The INT pin will not clear with rising
edge of CS if a switch contact change has occurred while CS
was LOW.
In a multiple 33972 device system with WAKE HIGH and
VDD in (Sleep Mode), the falling edge of INT will place all
33972s in Normal mode.
相关PDF资料
PDF描述
MCZ33975AEKR2 IC SWITCH DETECT MULT ENH 32SOIC
MCZ33993EWR2 IC MULTIPLE SWITCH DETECT 32SOIC
MCZ79076EGR2 IC IGNITION CTRL ELECTR 16-SOIC
MIC2070-2PCQS TR IC USB PWR CTRLR DUAL 16-QSOP
MIC2550ABTS TR IC USB TRANSCEIVER 14-TSSOP
相关代理商/技术参数
参数描述
MCZ33972TEW 制造商:Freescale Semiconductor 功能描述:MULTI-SW DETECT W/SUPRES - Bulk
MCZ33972TEW/R2 制造商:FREESCALE 制造商全称:Freescale Semiconductor, Inc 功能描述:Multiple Switch Detection Interface with Suppressed Wake-up
MCZ33972TEWR2 制造商:Freescale Semiconductor 功能描述:MULTI-SW DETECT W/SUPRES - Tape and Reel
MCZ33975AEK 功能描述:输入/输出控制器接口集成电路 ENHANCED MULTI SW DETECT RoHS:否 制造商:Silicon Labs 产品: 输入/输出端数量: 工作电源电压: 最大工作温度:+ 85 C 最小工作温度:- 40 C 安装风格:SMD/SMT 封装 / 箱体:QFN-64 封装:Tray
MCZ33975AEKR2 功能描述:接口 - 专用 ENHANCED MULTI SW DETECT RoHS:否 制造商:Texas Instruments 产品类型:1080p60 Image Sensor Receiver 工作电源电压:1.8 V 电源电流:89 mA 最大功率耗散: 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:BGA-59