参数资料
型号: MK1573-03S
元件分类: 时钟产生/分配
英文描述: 60.41957 MHz, VIDEO CLOCK GENERATOR, PDSO16
封装: 0.150 INCH, SOIC-16
文件页数: 3/5页
文件大小: 68K
代理商: MK1573-03S
MK1573-03
GenClock HSYNC to Video Clock
MDS1573-03 A
3
111301
Integrated Circuit Systems, Inc. 525 Race Street San Jose CA 95126 (408)295-9800 www.icst.com
Parameter
Conditions
Minimum
Typical
Maximum
Units
ABSOLUTE MAXIMUM RATINGS (Note 1)
Supply Voltage, VDD
Referenced to GND
7
V
Inputs and Clock Outputs
-0.5
VDD+0.5
V
Ambient Operating Temperature
0
70
°C
Soldering Temperature
Max of 10 seconds
250
°C
Storage Temperature
-65
150
°C
DC CHARACTERISTICS (VDD = 3.3V unless noted)
Operating Voltage, VDD
3.15
3.45
V
Input High Voltage, VIH
2
V
Input Low Voltage, VIL
0.8
V
Output High Voltage
IOH=-4mA
VDD-0.4
V
Output High Voltage
IOH=-25mA
2.4
V
Output Low Voltage
IOL=25mA
0.4
V
Operating Supply Current, IDD
No Load, VDD=5.0V
10
mA
Short Circuit Current
Each output
±100
mA
Input Capacitance
5
pF
Actual mean frequency error versus target, note 2
Any clock selection
0
1
ppm
AC CHARACTERISTICS (VDD = 3.3V unless noted)
Input Frequency, NTSC
15.734264
kHz
Input Frequency, PAL
15.625
kHz
Output Clock Rise Time
0.8 to 2.0V
0.7
1.5
ns
Output Clock Fall Time
2.0 to 0.8V
0.7
1.5
ns
Output Clock Duty Cycle, High Time
At VDD/2
40
49 to 51
60
%
Absolute Clock Period Jitter, MHz outputs
±200
ps
Absolute Clock Period Jitter, kHz outputs
±1.5
ns
Output Enable Time, OE high to outputs on
50
ns
Output Disable Time, OE low to tri-state
3
s
Notes:
1. Stresses beyond those listed under Absolute Maximum Ratings could cause permanent damage to the device. Prolonged
exposure to levels above the operating limits but below the Absolute Maximums may affect device reliability.
2. Most selections have zero ppm error. Some selections have a maximum of 1 ppm synthesis error.
External Components/Crystal Selection
Electrical Specifications
The MK1573 requires a minimum number of external components for proper operation. A 0.047F capacitor should
be connected in series with a 22k
resistor between CAP1 and CAP2 pin (resistor on CAP2 side), with a parallel low
leakage 0.0022F capacitor between CAP1 and CAP2 pins. A decoupling capacitor of 0.1F must be connected
between VDD and GND pins (pins 2 and 3, 5 and 7) close to the chip, and 33
terminating resistors can be used on
clock outputs with traces longer than 1 inch.
相关PDF资料
PDF描述
MK1621-01STR 27 MHz, OTHER CLOCK GENERATOR, PDSO16
MK1704ALFTR 140 MHz, OTHER CLOCK GENERATOR, PDSO8
MK1714-01R 200 MHz, OTHER CLOCK GENERATOR, PDSO20
MK1714-01RI 200 MHz, OTHER CLOCK GENERATOR, PDSO20
MK1726-01ASLF 32 MHz, OTHER CLOCK GENERATOR, PDSO8
相关代理商/技术参数
参数描述
MK1574 制造商:ICS 制造商全称:ICS 功能描述:Frame Rate Communications PLL
MK1574-01AS 功能描述:IC PLL FRAME RATE COMM 16-SOIC RoHS:否 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 标准包装:1,000 系列:- 类型:时钟/频率合成器,扇出分配 PLL:- 输入:- 输出:- 电路数:- 比率 - 输入:输出:- 差分 - 输入:输出:- 频率 - 最大:- 除法器/乘法器:- 电源电压:- 工作温度:- 安装类型:表面贴装 封装/外壳:56-VFQFN 裸露焊盘 供应商设备封装:56-VFQFP-EP(8x8) 包装:带卷 (TR) 其它名称:844S012AKI-01LFT
MK1574-01ASI 功能描述:时钟发生器及支持产品 FRAME RATE COMMUNICATION PLL RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56
MK1574-01ASITR 功能描述:IC PLL FRAME RATE COMM 16-SOIC RoHS:否 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 标准包装:1,000 系列:- 类型:时钟/频率合成器,扇出分配 PLL:- 输入:- 输出:- 电路数:- 比率 - 输入:输出:- 差分 - 输入:输出:- 频率 - 最大:- 除法器/乘法器:- 电源电压:- 工作温度:- 安装类型:表面贴装 封装/外壳:56-VFQFN 裸露焊盘 供应商设备封装:56-VFQFP-EP(8x8) 包装:带卷 (TR) 其它名称:844S012AKI-01LFT
MK1574-01ASTR 功能描述:时钟发生器及支持产品 FRAME RATE COMMUNICATION PLL RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56