参数资料
型号: MMA6823AKW
厂商: Freescale Semiconductor
文件页数: 50/54页
文件大小: 0K
描述: IC ACCELEROMETER XY AXIS 16QFN
标准包装: 75
轴: X,Y
加速范围: ±120g,±60g
灵敏度: 4.1 LSB/g,8.2 LSB/g
电源电压: 3.135 V ~ 5.25 V
输出类型: SPI
带宽: 400Hz
接口: SPI
安装类型: 表面贴装
封装/外壳: 16-QFN 裸露焊盘
供应商设备封装: 16-QFN-EP(6x6)
4.5.3.2
Invalid Register Request
The following conditions result in an “Invalid Register Request” error:
? An attempt is made to write to an un-writable register (Writable registers are defined in Section 3.1 , Table 3 ).
? An attempt is made to write to a register while the ENDINIT bit in the DEVCFG register is set
– This applies to all registers with the exception of the DEVCTL register
? An attempt is made to read an un-readable register (Readable registers are defined in Section 3.1 , Table 3 ).
MMA68xx responds to an “Invalid Register Request” error with an “Invalid Register Request” response as shown in Table 30 .
4.5.4
Device Reset Indications
If the DEVINIT, or DEVRES bit is set in the DEVSTAT register as described in Section 3.1.10 , MMA68xx will respond to accel-
eration data requests with an “Internal Error Present” response until the bits are cleared in the DEVSTAT register. The DEVINIT
bit is cleared automatically when device initialization is complete (Reference t OP in Section 2.6 ). The DEVRES bit is cleared on
a read of the DEVSTAT register. The arming function will not be updated on Acceleration Data Request commands if the DEVINIT
or DEVRES bit is set in the DEVSTAT register. The PCM output is disabled if the DEVINIT or DEVRES bit is set.
4.5.5
Internal Error
The following errors will result in an internal error, and set the IDE bit in the DEVSTAT register:
? OTP CRC Failure
? Writable Register CRC Failure
? Self-Test Error
? Invalid internal logic states
4.5.5.1
CRC Error
If the IDE bit is set in the DEVSTAT register due to an OTP Shadow Register or Writable Register CRC failure as described in
Section 3.2 , MMA68xx will respond to acceleration data requests with an “Internal Error Present” response until the IDE bit is
cleared in the DEVSTAT register. The arming function will not be updated on Acceleration Data Request commands if a CRC
Error is detected. The PCM output is not affected by the CRC error.
If the CRC error is in the writable register array, and the ENDINIT bit in the DEVCFG register has been set, the error can only
be cleared by a device reset. The IDE bit will not be cleared on a read of the DEVSTAT register.
If the CRC error is in the OTP shadow register array, the error cannot be cleared.
Register operations will be executed as specified in Section 4.4 .
4.5.5.2
Self-Test Error
If the IDE bit is set in the DEVSTAT register due to a Self-Test activation failure, MMA68xx will respond to acceleration data
requests with a “Self-Test Error” response until the IDE bit is cleared in the DEVSTAT register. The arming function will not be
updated on Acceleration Data Request commands if a Self-Test Error is detected. The PCM output is not affected by the Self -
Test Error. The IDE bit in the DEVSTAT register will remain set until a read of the DEVSTAT register occurs, even if the internal
failure is removed. If the internal error is still present when the DEVSTAT register is read, the IDE bit will remain set.
Register operations will be executed as specified in Section 4.4 .
4.5.6
Offset Monitor Over Range
If an offset monitor over range is present as described in Section 3.8.5 , MMA68xx will respond to an acceleration request for
the corresponding axis with a “Valid Acceleration Data Request” response, but the Status bits (S[1:0]) will be set to ‘10’. The arm-
ing function will be updated on Acceleration Data Request commands even if an Offset Monitor Over Range is detected. Once
the over range condition is removed, MMA68xx will respond to acceleration requests with a “Valid Acceleration Data Request”
response with the Status bits (S[1:0]) set to ’10’ on the next SPI transfer, and a “Valid Acceleration Data Request” response with
normal status on subsequent SPI transfers. The OFFSET_X or OFFSET_Y bit in the DEVSTAT register will remain set until a
read of the DEVSTAT register occurs.
The PCM output is not affected by the offset monitor over range condition.
Register operations will be executed as specified in Section 4.4 .
MMA68xx
Sensors
50
Freescale Semiconductor, Inc.
相关PDF资料
PDF描述
MMA6821KW IC ACCELEROMETER XY AXIS 16QFN
MMA6811AKW IC ACCELEROMETER XY AXIS 16QFN
MMA6555KW IC ACCELEROMETER X AXIS 16QFN
91566-1 SDE SAHT 20-26 EI
91562-1 SDE SAHT 26-30 EI
相关代理商/技术参数
参数描述
MMA6823AKWR2 功能描述:加速计 - 板上安装 XY-AXIS 120/ 60G RoHS:否 制造商:Murata 传感轴:Double 加速:12 g 灵敏度: 封装 / 箱体: 输出类型:Analog 数字输出 - 位数:11 bit 电源电压-最大:5.25 V 电源电压-最小:4.75 V 电源电流:4 mA 最大工作温度:+ 125 C 最小工作温度:- 40 C
MMA6823BKW 制造商:FREESCALE 制造商全称:Freescale Semiconductor, Inc 功能描述:Dual-Axis SPI Inertial Sensor
MMA6823BKWR2 制造商:FREESCALE 制造商全称:Freescale Semiconductor, Inc 功能描述:Dual-Axis SPI Inertial Sensor
MMA6823KW 功能描述:加速计 - 板上安装 XY-AXIS 120/ 60G QFN RoHS:否 制造商:Murata 传感轴:Double 加速:12 g 灵敏度: 封装 / 箱体: 输出类型:Analog 数字输出 - 位数:11 bit 电源电压-最大:5.25 V 电源电压-最小:4.75 V 电源电流:4 mA 最大工作温度:+ 125 C 最小工作温度:- 40 C
MMA6823KWR2 功能描述:加速计 - 板上安装 XY-AXIS 120/ 60G QFN RoHS:否 制造商:Murata 传感轴:Double 加速:12 g 灵敏度: 封装 / 箱体: 输出类型:Analog 数字输出 - 位数:11 bit 电源电压-最大:5.25 V 电源电压-最小:4.75 V 电源电流:4 mA 最大工作温度:+ 125 C 最小工作温度:- 40 C