参数资料
型号: MPC9608ACR2
厂商: IDT, Integrated Device Technology Inc
文件页数: 9/13页
文件大小: 0K
描述: IC CLOCK BUFFER ZD 1:10 32-LQFP
标准包装: 2,000
类型: 零延迟缓冲器
PLL: 带旁路
输入: LVCMOS
输出: LVCMOS
电路数: 1
比率 - 输入:输出: 1:10
差分 - 输入:输出: 无/无
频率 - 最大: 200MHz
除法器/乘法器: 是/无
电源电压: 3.135 V ~ 3.465 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 32-LQFP
供应商设备封装: 32-TQFP(7x7)
包装: 带卷 (TR)
MPC9608 REVISION 4 JANUARY 7, 2013
5
2013 Integrated Device Technology, Inc.
MPC9608 Data Sheet
1:10 LVCMOS ZERO DELAY CLOCK BUFFER
Table 7. AC Characteristics (VCC = 3.3 V 5%, TA = -40 to 85C)(1)
1. AC characteristics apply for parallel output termination of 50
to VTT.
Symbol
Characteristics
Min
Typ
Max
Unit
Condition
fREF
Input reference frequency in PLL mode(2)
F_RANGE = 00
F_RANGE = 01
F_RANGE = 10
F_RANGE = 11
Input reference frequency in PLL bypass mode(3)
2. PLL mode requires PLL_EN = 0 to enable the PLL and zero-delay operation.
3. In bypass mode, the MPC9608 divides the input reference clock.
100
50
25
12.5
0
200
100
50
25
200
MHz
fmax
Output Frequency(4)
F_RANGE = 00
F_RANGE = 01
F_RANGE = 10
F_RANGE = 11
4. Applies for bank A and for bank B if BSEL = 0. If BSEL = 1, the minimum and maximum output frequency of bank B is divided by two.
100
50
25
12.5
200
100
50
25
MHz
BSEL = 0
tPW, MIN
Reference Input Pulse Width(5)
5. Calculation of reference duty cycle limits: DCREF, MIN =tPW,MIN * fREF *100% and DCREF,MAX = 100% – DCREF,MIN. For example, at
fREF = 100 MHz the input duty cycle range is 20% < DC < 80%.
2.0
ns
tr, tf
CCLK Input Rise/Fall Time
1.0
ns
0.8 V to 2.0 V
t()
Propagation Delay (SPO) CCLK to FB_IN
fREF = 100 MHz and above
fREF = 12.5 MHz to 100 MHz
-175
-1.75% of
tPER
+175
+1.75% of tPER
ps
PLL Locked
tSK(o)
Output-to-Output Skew
Within a bank
Bank-to-bank
All outputs, including QFB
80
100
150
ps
DC
Output Duty Cycle
45
50
55
%
tr, tf
Output Rise/Fall Time
0.1
1.0
ns
0.55 V to 2.4 V
tPLZ, HZ
Output Disable Time
10
ns
tPZL, LZ
Output Enable Time
10
ns
tJIT(CC)
Cycle-to-cycle Jitter
150
ps
BSEL = 0
tJIT(PER)
Period Jitter
150
ps
BSEL = 0
tJIT()
I/O Phase Jitter
RMS (1
)
125
ps
BSEL = 0
BW
PLL closed loop bandwidth(6)
F_RANGE = 00
F_RANGE = 01
F_RANGE = 10
F_RANGE = 11
6. -3 dB point of PLL transfer characteristics.
7 – 15
2 – 7
1 – 3
0.5 – 1.3
MHz
tLOCK
Maximum PLL Lock Time
10
ms
相关PDF资料
PDF描述
VI-J71-MZ-F4 CONVERTER MOD DC/DC 12V 25W
VI-J71-MZ-F3 CONVERTER MOD DC/DC 12V 25W
ICS348RIPLFT IC CLK SYNTHESIZER QUAD 20-QSOP
VI-J71-MZ-F2 CONVERTER MOD DC/DC 12V 25W
VI-J70-MZ-S CONVERTER MOD DC/DC 5V 25W
相关代理商/技术参数
参数描述
MPC9608FA 功能描述:时钟缓冲器 3.3V 200MHz Clock Generator RoHS:否 制造商:Texas Instruments 输出端数量:5 最大输入频率:40 MHz 传播延迟(最大值): 电源电压-最大:3.45 V 电源电压-最小:2.375 V 最大功率耗散: 最大工作温度:+ 85 C 最小工作温度:- 40 C 封装 / 箱体:LLP-24 封装:Reel
MPC9608FAR2 制造商:Integrated Device Technology Inc 功能描述:ZERO DLY PLL CLOCK BFFR SGL 32LQFP - Tape and Reel
MPC961C 制造商:MOTOROLA 制造商全称:Motorola, Inc 功能描述:LOW VOLTAGE ZERO DELAY BUFFER
MPC961CAC 功能描述:时钟缓冲器 RoHS:否 制造商:Texas Instruments 输出端数量:5 最大输入频率:40 MHz 传播延迟(最大值): 电源电压-最大:3.45 V 电源电压-最小:2.375 V 最大功率耗散: 最大工作温度:+ 85 C 最小工作温度:- 40 C 封装 / 箱体:LLP-24 封装:Reel
MPC961CACR2 功能描述:IC BUFFER ZD 1:18 PLL 32-LQFP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 标准包装:1,000 系列:- 类型:时钟/频率合成器,扇出分配 PLL:- 输入:- 输出:- 电路数:- 比率 - 输入:输出:- 差分 - 输入:输出:- 频率 - 最大:- 除法器/乘法器:- 电源电压:- 工作温度:- 安装类型:表面贴装 封装/外壳:56-VFQFN 裸露焊盘 供应商设备封装:56-VFQFP-EP(8x8) 包装:带卷 (TR) 其它名称:844S012AKI-01LFT