参数资料
型号: PIC16LF1527T-I/MR
厂商: Microchip Technology
文件页数: 46/94页
文件大小: 0K
描述: MCU PIC 28KB FLASH 64QFN
标准包装: 3,300
系列: PIC® XLP™ 16F
核心处理器: PIC
芯体尺寸: 8-位
速度: 20MHz
连通性: I²C,LIN,SPI,UART/USART
外围设备: 欠压检测/复位,POR,PWM,WDT
输入/输出数: 54
程序存储器容量: 28KB(16K x 14)
程序存储器类型: 闪存
RAM 容量: 1.5K x 8
电压 - 电源 (Vcc/Vdd): 1.8 V ~ 3.6 V
数据转换器: A/D 30x10b
振荡器型: 内部
工作温度: -40°C ~ 85°C
封装/外壳: 64-VFQFN 裸露焊盘
包装: 带卷 (TR)
211
7810C–AVR–10/12
Atmel ATmega328P [Preliminary]
21.4
Multi-master Bus Systems, Arbitration and Synchronization
The TWI protocol allows bus systems with several masters. Special concerns have been taken
in order to ensure that transmissions will proceed as normal, even if two or more masters initiate
a transmission at the same time. Two problems arise in multi-master systems:
An algorithm must be implemented allowing only one of the masters to complete the
transmission. All other masters should cease transmission when they discover that they have
lost the selection process. This selection process is called arbitration. When a contending
master discovers that it has lost the arbitration process, it should immediately switch to Slave
mode to check whether it is being addressed by the winning master. The fact that multiple
masters have started transmission at the same time should not be detectable to the slaves, i.e.
the data being transferred on the bus must not be corrupted.
Different masters may use different SCL frequencies. A scheme must be devised to
synchronize the serial clocks from all masters, in order to let the transmission proceed in a
lockstep fashion. This will facilitate the arbitration process.
The wired-ANDing of the bus lines is used to solve both these problems. The serial clocks from
all masters will be wired-ANDed, yielding a combined clock with a high period equal to the one
from the Master with the shortest high period. The low period of the combined clock is equal to
the low period of the Master with the longest low period. Note that all masters listen to the SCL
line, effectively starting to count their SCL high and low time-out periods when the combined
SCL line goes high or low, respectively.
Figure 21-7. SCL Synchronization Between Multiple Masters
Arbitration is carried out by all masters continuously monitoring the SDA line after outputting
data. If the value read from the SDA line does not match the value the Master had output, it has
lost the arbitration. Note that a Master can only lose arbitration when it outputs a high SDA value
while another Master outputs a low value. The losing Master should immediately go to Slave
mode, checking if it is being addressed by the winning Master. The SDA line should be left high,
but losing masters are allowed to generate a clock signal until the end of the current data or
address packet.
TA
low
TA
high
SCL from
Master A
SCL from
Master B
SCL Bus
Line
TB
low
TB
high
Masters Start
Counting Low Period
Masters Start
Counting High Period
相关PDF资料
PDF描述
PIC16F1937T-I/ML IC PIC MCU FLASH 512KX14 44-QFN
PIC16LF1937T-I/ML IC PIC MCU FLASH 512KX14 44-QFN
PIC18LF24K22T-I/MV IC MCU 8BIT 16KB FLASH 28UQFN
PIC18F44K20T-I/ML IC PIC MCU FLASH 8KX16 44QFN
PIC24F16KA101T-I/MQ IC PIC MCU FLASH 16KB 20-QFN
相关代理商/技术参数
参数描述
PIC16LF1613-I/SL 制造商:Microchip Technology Inc 功能描述:3.5KB FLASH, 256 RAM, 32MHZ INT. OSC, 10BIT ADC, ZCD, WWDT, - Rail/Tube 制造商:Microchip Technology Inc 功能描述:3.5KB Flash, 256 RAM, 32MHz Int. Osc, 10bit ADC, ZCD, WWDT, CRC, 14 SOIC .150in
PIC16LF1613-I/ST 制造商:Microchip Technology Inc 功能描述:3.5KB FLASH, 256 RAM, 32MHZ INT. OSC, 10BIT ADC, ZCD, WWDT, - Rail/Tube 制造商:Microchip Technology Inc 功能描述:3.5KB Flash, 256 RAM, 32MHz Int. Osc, 10bit ADC, ZCD, WWDT, CRC, 14 TSSOP 4.4mm
PIC16LF1703-I/SL 制造商:Microchip Technology Inc 功能描述:IC MCU 8BIT 2K FLASH 14SOIC
PIC16LF1703T-I/ML 制造商:Microchip Technology Inc 功能描述:2K Word Flash, 256B RAM, 10-bit ADC, 2 OPAmp, CCP, I2C/SPI, Zero Cross Detect, 1
PIC16LF1703T-I/SL 制造商:Microchip Technology Inc 功能描述:2K Word Flash, 256B RAM, 10-bit ADC, 2 OPAmp, CCP, I2C/SPI, Zero Cross Detect, 1