参数资料
型号: PSD612E1
英文描述: Field Programmable Microcontroller Peripherals with Embedded Micro--Cell(可编程逻辑,4K位SRAM,26个可编程I/O,通用PLD有63个输入)
中文描述: 现场可编程微控制器外围设备和嵌入式微-细胞(可编程逻辑,4K的位的SRAM,26我个可编程输入/输出,通用PLD的有63个输入)
文件页数: 17/84页
文件大小: 426K
代理商: PSD612E1
PSD6XX Family
11-17
PLDs
(cont.)
(INPUTS)
(4)
(16)
(3)
(1)
A[15:0]
*
PGR[3:0]
CNTRL[2:0], READ/WRITE
CONTROL SIGNALS
PDN
APD OUTPUT
POLARITY
BIT
POLARITY
BIT
POLARITY
BIT
ECS0
ECS1
ECS6
Figure 5. ECSPLD Logic Array
General PLD
The General PLD (GPLD) is used to implement system logic such as MCU loadable
counters, system mailboxes or handshaking protocols. In addition the GPLD can implement
random logic and state machine functions.
The GPLD has Output and Input Micro
Cells. The GPLD, Output and Input Micro
Cells
architectures appear in Figure 6 along with the Port. The Micro
Cells are configured using
the PSDsoft development system. Like the other PLDs, the GPLD has an AND array which
can generate up to 109 product terms, a maximum of nine product terms for each of the
twelve Micro
Cells.
The Input and Output Micro
Cells are connected to the PSD6XXE1 internal data bus and
can be directly accessed by the microcontroller. This enables the MCU software to load
data into the Output Micro
Cells or read data from both the Input and Output Micro
Cells.
This feature allows efficient implementation of system logic and eliminates the need to
connect the data bus to the AND logic array as required in most standard PLD macrocell
architectures.
*In 80C51XA mode, these address inputs are A[19:4].
相关PDF资料
PDF描述
PSD613E1 Field Programmable Microcontroller Peripherals with Embedded Micro--Cell(可编程逻辑,4K位SRAM,26个可编程I/O,通用PLD有63个输入)
PSD703S5 Field Programmable Microcontroller Peripherals with Supervisory Functions(可编程逻辑,4K位SRAM,27个可编程I/O,通用PLD有66个输入)
PSD701S5 Field Programmable Microcontroller Peripherals with Supervisory Functions(可编程逻辑,4K位SRAM,27个可编程I/O,通用PLD有66个输入)
PSD702S5 Field Programmable Microcontroller Peripherals with Supervisory Functions(可编程逻辑,4K位SRAM,27个可编程I/O,通用PLD有66个输入)
PSD711S5 Field Programmable Microcontroller Peripherals with Supervisory Functions(可编程逻辑,4K位SRAM,27个可编程I/O,通用PLD有66个输入)
相关代理商/技术参数
参数描述
PSD612E1-15J 制造商:WSI 功能描述:
PSD612E1-15JI 制造商:WSI 功能描述: 制造商:WSI 功能描述:64K X 8 OTPROM, 26 I/O, PIA-GENERAL PURPOSE, PQCC52
PSD612E1-70J 制造商:WSI 功能描述:
PSD612E1-70L 制造商:WSI 功能描述:
PSD612E1-90JI 制造商:WSI 功能描述: