参数资料
型号: SPC5644AF0MLU2
厂商: FREESCALE SEMICONDUCTOR INC
元件分类: 微控制器/微处理器
英文描述: MICROCONTROLLER, PQFP176
封装: 24 X 24 MM, 1.40 MM HEIGHT, 0.50 MM PITCH, LEAD FREE, LQFP-176
文件页数: 101/142页
文件大小: 886K
代理商: SPC5644AF0MLU2
P
ino
ut
an
d
sign
al
d
e
script
ion
MPC5644A
M
icr
ocontr
oller
Data
Sheet,
Re
v
.4
Preliminar
y—Subject
to
Chang
e
Without
Notice
Fre
e
scale
Se
mi
condu
cto
r
61
1 For each pin in the table, each line in the Function column is a separate function of the pin. For all I/O pins the selection of primary pin function or
secondary function or GPIO is done in the SIU except where explicitly noted. See the Signal details table for a description of each signal.
2 The P/A/G column indicates the position a signal occupies in the muxing order for a pin—Primary, Alternate 1, Alternate 2, Alternate 3, or GPIO.
Signals are selected by setting the PA field value in the appropriate PCR register in the SIU module. The PA field values are as follows: P - 0b0001,
A1 - 0b0010, A2 - 0b0100, A3 - 0b1000, or G - 0b0000. Depending on the register, the PA field size can vary in length. For PA fields having fewer
than four bits, remove the appropriate number of leading zeroes from these values.
3 The Pad Configuration Register (PCR) PA field is used by software to select pin function.
4 Values in the PCR No. column refer to registers in the System Integration Unit (SIU). The actual register name is “SIU_PCR” suffixed by the PCR
number. For example, PCR[190] refers to the SIU register named SIU_PCR190.
5 The VDDE and VDDEH supply inputs are broken into segments. Each segment of slow I/O pins (VDDEH) may have a separate supply in the 3.3
V to 5.0 V range (-10%/+5%). Each segment of fast I/O (VDDE) may have a separate supply in the 1.8 V to 3.3 V range (+/- 10%).
6 See Table 4 for details on pad types.
7 The Status During Reset pin is sampled after the internal POR is negated. Prior to exiting POR, the signal has a high impedance. Terminology is
O - output, I - input, Up - weak pull up enabled, Down - weak pull down enabled, Low - output driven low, High - output driven high. A dash for the
function in this column denotes that both the input and output buffer are turned off. The signal name to the left or right of the slash indicates the
pin is enabled.
8 Output only.
9 When used as ETRIG, this pin must be configured as an input. For GPIO it can be configured either as an input or output.
10 Maximum frequency is 50 kHz.
11 The SIU_PCR219 register is unusual in that it controls pads for two separate device pins: GPIO[219] and MCKO. See the MPC5644A
Microcontroller Reference Manual (SIU chapter) for details.
12 Multivoltage pads are automatically configured in low swing mode when a JTAG or Nexus function is selected, otherwise they are high swing.
13 On 176 LQFP and 208 MAPBGA packages, this pin is tied low internally.
14 This signal name is used to support legacy naming.
15 For pins AN12-AN15, if the analog features are used the VDDEH7 input pins should be tied to VDDA because that segment must meet the VDDA
specification to support analog input function.
16 Do not use VRC33 to drive external circuits.
17 VDDA0 and VDDA1 are shorted together internally in BGA packages. In the QFP package the two pads are double bonded on one pin called
VDDA.
18 VSSA0 and VSSA1 are shorted together internally in BGA packages. In the QFP package the two pads are double bonded on one pin called VSSA.
19 VDDE2 and VDDE3 are shorted together in all production packages.
20 VDDE2 and VDDE3 are shorted together in all production packages.
21 VDDEH1A, VDDEH1B, and VDDEH1AB are shorted together in all production packages. The separation of the signal names is present to support
legacy naming, however they should be considered as the same signal in this document.
22 VDDEH4, VDDEH4A, VDDEH4B, and VDDEH4AB are shorted together in all production packages. The separation of the signal names is present
to support legacy naming, however they should be considered as the same signal in this document.
23 VDDEH6, VDDEH6A, VDDEH6B, and VDDEH6AB are shorted together in all production packages. The separation of the signal names is present
to support legacy naming, however they should be considered as the same signal in this document.
相关PDF资料
PDF描述
SPC5644AF0MVZ2 MICROCONTROLLER, PBGA324
SPC5643AF0MLU2 MICROCONTROLLER, PQFP176
SPC5643AF0MMG2 MICROCONTROLLER, PBGA208
SPC5643AF0MVZ3 MICROCONTROLLER, PBGA324
SPEAR-09-P022 1 CHANNEL(S), 1000M bps, I2C BUS CONTROLLER, PBGA420
相关代理商/技术参数
参数描述
SPC5644AF0MLU3 功能描述:32位微控制器 - MCU 32BIT3MB Flsh192KRAM RoHS:否 制造商:Texas Instruments 核心:C28x 处理器系列:TMS320F28x 数据总线宽度:32 bit 最大时钟频率:90 MHz 程序存储器大小:64 KB 数据 RAM 大小:26 KB 片上 ADC:Yes 工作电源电压:2.97 V to 3.63 V 工作温度范围:- 40 C to + 105 C 封装 / 箱体:LQFP-80 安装风格:SMD/SMT
SPC5644AF0MMG1 功能描述:32位微控制器 - MCU 32BIT3MB Flsh192KRAM RoHS:否 制造商:Texas Instruments 核心:C28x 处理器系列:TMS320F28x 数据总线宽度:32 bit 最大时钟频率:90 MHz 程序存储器大小:64 KB 数据 RAM 大小:26 KB 片上 ADC:Yes 工作电源电压:2.97 V to 3.63 V 工作温度范围:- 40 C to + 105 C 封装 / 箱体:LQFP-80 安装风格:SMD/SMT
SPC5644AF0MMG1R 功能描述:32位微控制器 - MCU 32BIT3MB Flsh192KRAM RoHS:否 制造商:Texas Instruments 核心:C28x 处理器系列:TMS320F28x 数据总线宽度:32 bit 最大时钟频率:90 MHz 程序存储器大小:64 KB 数据 RAM 大小:26 KB 片上 ADC:Yes 工作电源电压:2.97 V to 3.63 V 工作温度范围:- 40 C to + 105 C 封装 / 箱体:LQFP-80 安装风格:SMD/SMT
SPC5644AF0MMG2 功能描述:32位微控制器 - MCU 32BIT3MB Flsh192KRAM RoHS:否 制造商:Texas Instruments 核心:C28x 处理器系列:TMS320F28x 数据总线宽度:32 bit 最大时钟频率:90 MHz 程序存储器大小:64 KB 数据 RAM 大小:26 KB 片上 ADC:Yes 工作电源电压:2.97 V to 3.63 V 工作温度范围:- 40 C to + 105 C 封装 / 箱体:LQFP-80 安装风格:SMD/SMT
SPC5644AF0MMG2R 制造商:Freescale Semiconductor 功能描述: