参数资料
型号: STVA16857AGLF
厂商: INTEGRATED DEVICE TECHNOLOGY INC
元件分类: 锁存器
英文描述: SSTV SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO48
封装: 6.10 MM WIDTH, 0.50 MM PITCH, MO-153, LEAD FREE, TSSOP-48
文件页数: 6/13页
文件大小: 126K
代理商: STVA16857AGLF
2
ICSSSTVA16857
0932A—05/12/04
General Description
Pin Configuration
R
E
B
M
U
N
I
PE
M
A
N
I
PE
P
Y
TN
O
I
T
P
I
R
C
S
E
D
,
8
1
,
9
1
,
0
2
,
3
2
,
4
2
,
7
,
0
1
,
1
,
4
1
,
5
1
,
2
,
5
,
6
)
1
:
4
1
(
QT
U
P
T
U
Ot
u
p
t
u
o
a
t
a
D
,
2
,
3
1
,
8
,
3
6
4
,
6
3
,
7
2
D
N
GR
W
Pd
n
u
o
r
G
1
2
,
6
1
,
2
1
,
9
,
4Q
D
VR
W
Pe
g
a
t
l
o
v
y
l
p
u
s
t
u
p
t
u
O
,
1
3
,
0
3
,
9
2
,
6
2
,
5
2
,
2
4
,
1
4
,
0
4
,
3
,
2
3
8
4
,
7
4
,
4
,
3
4
)
1
:
4
1
(
DT
U
P
N
It
u
p
n
i
a
t
a
D
8
3K
L
CT
U
P
N
It
u
p
n
i
k
c
o
l
c
e
v
i
t
i
s
o
P
9
3#
K
L
CT
U
P
N
It
u
p
n
i
k
c
o
l
c
e
v
i
t
a
g
e
N
5
4
,
7
3
,
8
2D
D
VR
W
Pe
g
a
t
l
o
v
y
l
p
u
s
e
r
o
C
4
3#
T
E
S
E
RT
U
P
N
I)
w
o
l
e
v
i
t
c
a
(
t
e
s
e
R
5
3F
E
R
VT
U
P
N
Ie
g
a
t
l
o
v
e
c
n
e
r
e
f
e
r
t
u
p
n
I
The 14-bit ICSSSTVA16857 is a universal bus driver designed for 2.3V to 2.7V VDD operation and SSTL_2 I/O levels,
except for the LVCMOS RESET# input.
Data flow from D to Q is controlled by the differential clock (CLK/CLK#) and a control signal (RESET#). The positive edge
of CLK is used to trigger the data flow and CLK# is used to maintain sufficient noise margins where as RESET#, an
LVCMOS asynchronous signal, is intended for use at the time of power-up only. ICSSSTVA16857 supports low-power
standby operation. A logic level “Low” at RESET# assures that all internal registers and outputs (Q) are reset to the logic
“Low” state, and all input receivers, data (D) and clock (CLK/CLK#) are switched off. Please note that RESET# must always
be supported with LVCMOS levels at a valid logic state because VREF may not be stable during power-up.
To ensure that outputs are at a defined logic state before a stable clock has been supplied, RESET# must be held at a logic
“Low” level during power up.
In the DDR DIMM application, RESET# is specified to be completely asynchronous with respect to CLK and CLK#.
Therefore, no timing relationship can be guaranteed between the two signals. When entering a low-power standby state,
the register will be cleared and the outputs will be driven to a logic “Low” level quickly relative to the time to disable the
differential input receivers. This ensures there are no glitches on the output. However, when coming out of low-power
standby state, the register will become active quickly relative to the time to enable the differential input receivers. When
the data inputs are at a logic level “Low” and the clock is stable during the “Low”-to-”High” transition of RESET# until the
input receivers are fully enabled, the design ensures that the outputs will remain at a logic “Low” level.
相关PDF资料
PDF描述
SW1305A SINGLE COLOR LED ARRAY, WHITE, 1.4 mm
SWAF07 SINGLE COLOR LED, WHITE, 2.6 mm
SWAF3L SINGLE COLOR LED, WHITE, 6.4 mm
SWAK0H SINGLE COLOR LED, WHITE, 2.3 mm
SX28AC/SSU 2 CHANNEL(S), I2C BUS CONTROLLER, PDSO28
相关代理商/技术参数
参数描述
STVB/3 20F AB VV 7-00 制造商:ERNI Electronics 功能描述:STVB/3 20F AB VV 7-00
STV-BL2 功能描述:烙铁 Tip Blade 15.75mm (0.62") RoHS:否 制造商:Weller 产品:Soldering Stations 类型:Digital, Iron, Stand, Cleaner 瓦特:50 W 最大温度:+ 850 F 电缆类型:US Cord Included
STVBSAD_12 制造商:SIRECT 制造商全称:Sirectifier Global Corp. 功能描述:Power Schottky Rectifier - 12Amp 40Volt
ST-VCA3 制造商:Radio Design Labs 功能描述:Voltage Controlled Amplifier 制造商:RADIO DESIGN LABS 功能描述:VOLTAGE CONTROLLED AMPLIFIER
STV-CH10 功能描述:烙铁 Tip Chisel 1mm (0.039") RoHS:否 制造商:Weller 产品:Soldering Stations 类型:Digital, Iron, Stand, Cleaner 瓦特:50 W 最大温度:+ 850 F 电缆类型:US Cord Included