参数资料
型号: W28J800BT90L
元件分类: EEPROM
英文描述: EEPROM
中文描述: EEPROM的
文件页数: 10/51页
文件大小: 1468K
代理商: W28J800BT90L
W28J800B/T
8. BUS OPERATION
The local CPU reads and writes flash memory in-system. All bus cycles to or from the flash memory
conform to standard microprocessor bus cycles.
Read
Information can be read from any block, identifier codes or status register independent of the V
PP
voltage. #RESET can be at V
IH
.
The first task is to write the appropriate read mode command (Read Array, Read Identifier Codes or
Read Status Register) to the CUI. Upon initial device power-up or after exit from reset mode, the
device automatically resets to read array mode. Six control pins dictate the data flow in and out of the
component: #CE, #OE, #BYTE, #WE, #RESET and #WP. #CE and #OE must be driven active to
obtain data at the outputs. #CE is the device selection control, and when active enables the selected
memory device. #OE is the data output (DQ0
DQ15) control and when active drives the selected
memory data onto the I/O bus. #BYTE is the device I/O interface mode control. #WE must be at V
IH
,
#RESET must be at V
IH
, and #BYTE and #WP must be at V
IL
or V
IH
. Figure 16, 17 illustrates read
cycle.
Output Disable
With #OE at a logic-high level (V
IH
), the device outputs are disabled. Output pins (DQ0
DQ15) are
placed in a high-impedance state.
Standby
Setting #CE to a logic-high level (V
IH
) deselects the device and places it in standby mode, which
substantially reduces device power consumption. DQ0
DQ15 outputs are placed in a high
impedance state independent of #OE. If deselected during block erase, full chip erase, word/byte write
or lock-bit configuration, the device continues functioning, and it continues to consume active power
until the operation is completed.
Reset
Setting #RESET to V
IL
initiates the reset mode.
In read modes, setting #RESET at V
IL
deselects the memory, places output drivers in a high-
impedance state and turns off all internal circuits. #RESET must be held low for a minimum of 100 nS.
A delay (t
PHQV
) is required after return from reset until initial memory access outputs are valid. After
this wake-up interval, normal operation is restored. The CUI is reset to read array mode status register
is set to 80H, and all blocks are locked.
During block erase, full chip erase, word/byte write or lock-bit configuration modes, #RESET at V
IL
will
abort the operation. RY/#BY remains low until the reset operation is complete. Memory contents at the
aborted location are no longer valid since the data may be partially erased or written. A delay (t
PHWL
) is
required after #RESET goes to logic-high (V
IH
) before another command can be written.
As with any automated device, it is important to assert #RESET during system reset. When the
system comes out of reset, it expects to read from the flash memory. Automated flash memories
provide status information when accessed during block erase, full chip erase, word/byte write or lock-
bit configuration modes. If a CPU reset occurs with no flash memory reset, proper CPU initialization
may not occur because the flash memory may be providing status information instead of array data.
Winbond’s flash memories allow proper CPU initialization following a system reset through the use of
- 10 -
相关PDF资料
PDF描述
W28J800TT90C EEPROM
W28J800TT90L EEPROM
W28NK60Z 30V N-Channel PowerTrench MOSFET
W28V400 FLASH
W29C020C12BN EEPROM|FLASH|256KX8|CMOS|DIP|32PIN|PLASTIC
相关代理商/技术参数
参数描述
W28NK60Z 制造商:STMICROELECTRONICS 制造商全称:STMicroelectronics 功能描述:N-CHANNEL 600 V - 0.155з - 27A TO-247 Zener-Protected SuperMESH MOSFET
W28-SQ11A-10 功能描述:CIRCUIT BREAK 10A W/SWITCH RoHS:否 类别:过电压,电流,温度装置 >> 断路器 系列:W28 标准包装:3 系列:AS168X 断路器类型:热磁动式 电压:65VDC,277/480VAC 电流 - 跳闸(It):30A 极数:3 触动器类型:按片 安装类型:DIN 轨道 其它名称:4420.02104420.0210-ND486-2338AS168X-CB3G300-NDCBE AS168X-CB3G300
W28-SQ11A-15 制造商:TE Connectivity 功能描述:
W28-SQ11A-3 制造商:TE Connectivity 功能描述:Circuit Breaker Thermal 1Pole 3A 250VAC/32VDC
W28-SQ11A-5 制造商:TE Connectivity 功能描述:Circuit Breaker Thermal 1Pole 5A 250VAC/32VDC