参数资料
型号: W29GL032CB7S
厂商: WINBOND ELECTRONICS CORP
元件分类: PROM
英文描述: 2M X 16 FLASH 3V PROM, 80 ns, PDSO48
封装: 12 X 20 MM,GREEN, TSOP-48
文件页数: 4/65页
文件大小: 650K
代理商: W29GL032CB7S
W29GL032C
6
7.2
Instruction Definitions
The device operation can be initiated by writing specific address and data commands or sequences
into the instruction register. The device will be reset to reading array data when writing incorrect
address and data values or writing them in the improper sequence.
The addresses will be latched on the falling edge of #WE or #CE, whichever happens later; while the
data will be latched on the rising edge of #WE or #CE, whichever happens first. Please refer to timing
waveforms.
7.2.1
Reading Array Data
The default state after power up or a reset operation is the Read mode.
To execute a read operation, the chip is enabled by setting #CE and #OE active and #WE high. At the
same time, the required address or status register location is provided on the address lines. The
system reads the addressed location contents on the Data IO pins after the tCE and tOE timing
requirements have been met. Output data will not be accessible on the Data IO pins if either the
device or it’s outputs are not enabled by #CE or #OE being High, and the outputs will remain in a tri-
state condition.
When the device completes an embedded memory operation (i.e., Program, automatic Chip Erase or
Sector Erase) successfully, it will return to the Read mode and from any address in the memory array
the data can be read. However, If the embedded operation fails to complete, by verifying the status
register bit DQ5 (exceeds time limit flag) going high during the operations, at this time system should
execute a Reset operation causing the device to return to Read mode.
Some operating states require a reset operation to return to Read mode such as:
Time-out condition during a program or erase failed condition, indicated by the status register
bit DQ5 going High during the operation. Failure during either of these states will prevent the
device from automatically returning to Read mode.
During device Auto Select mode or CFI mode, a reset operation is required to terminate their
operation.
In the above two situations, the device will not return to the Read mode unless a reset operation is
executed (either hardware reset or software reset instruction) or the system will not be able to read
array data.
The device will enter Erase-Suspended Read mode if the device receives an Erase Suspend
instruction while in the Sector Erase state. The erase operation will pause (after a time delay not
exceeding 20s) prior to entering Erase-Suspend Read mode. At this time data can be programmed
or read from any sector that is not being erased. Another way to verify device status is to read the
addresses inside the sectors being erased. This will only provide the contents of the status register.
Program operation during Erase-Suspend Read mode of valid sector(s) will automatically return to the
Erase-Suspend Read mode upon successful completion of the program operation.
An Erase Resume instruction must be executed to exit the Erase-Suspended Read mode, at which
time suspended erase operations will resume. Erase operation will resume where it left off and
continue until successful completion unless another Erase Suspend instruction is received.
7.2.2
Page Mode Read
The Page Mode Read has page sizes of 16 bytes or 8 words. The higher addresses A[20:3] accesses
the desired page. To access a particular word or byte in a page, it is selected by A[2:0] for word mode
and A[2:0,A-1] for byte mode. Page mode can be turned on by keeping “page-read address” constant
and changing the “intra-read page” addresses. The page access time is tAA or tCE, followed by tPA for
the page read time. When #CE toggles, access time is tAA or tCE.
相关PDF资料
PDF描述
WV3HG2128M64EEU665D4SG 256M X 64 DDR DRAM MODULE, 0.45 ns, ZMA200
WF128K32-120HSC5A 512K X 8 FLASH 5V PROM MODULE, 120 ns, CHIP66
WF512K32-90G4I5 512K X 32 FLASH 5V PROM MODULE, 90 ns, CQFP68
WPS512K8LB-70GI 512K X 8 STANDARD SRAM, 70 ns, PDSO32
WPS128K32GV-25PJI 512K X 8 MULTI DEVICE SRAM MODULE, 25 ns, PQMA68
相关代理商/技术参数
参数描述
W29GL032CH7B 制造商:Winbond Electronics Corp 功能描述:IC FLASH 32MBIT 70NS 64LFBGA
W29GL032CH7T 制造商:Winbond Electronics Corp 功能描述:IC FLASH 32MBIT 70NS 56TSOP
W29GL032CL7B 制造商:Winbond Electronics Corp 功能描述:IC FLASH 32MBIT 70NS 64LFBGA
W29GL032CL7T 制造商:Winbond Electronics Corp 功能描述:IC FLASH 32MBIT 70NS 56TSOP
W29GL032CT7A 功能描述:IC FLASH 32MBIT 70NS 48TFBGA RoHS:是 类别:集成电路 (IC) >> 存储器 系列:- 标准包装:2,500 系列:- 格式 - 存储器:EEPROMs - 串行 存储器类型:EEPROM 存储容量:1K (128 x 8) 速度:100kHz 接口:UNI/O?(单线) 电源电压:1.8 V ~ 5.5 V 工作温度:-40°C ~ 85°C 封装/外壳:8-TSSOP,8-MSOP(0.118",3.00mm 宽) 供应商设备封装:8-MSOP 包装:带卷 (TR)