参数资料
型号: XC18V04PCG44C
厂商: Xilinx Inc
文件页数: 18/24页
文件大小: 0K
描述: IC PROM REPROGR 4MB 44-PLCC
标准包装: 26
可编程类型: 系统内可编程
存储容量: 4Mb
电源电压: 3 V ~ 3.6 V
工作温度: 0°C ~ 70°C
封装/外壳: 44-LCC(J 形引线)
供应商设备封装: 44-PLCC(16.59x16.59)
包装: 管件
XC18V00 Series In-System-Programmable Configuration PROMs
DS026 (v5.2) January 11, 2008
Product Specification
3
R
CEO
12
DATA OUT
Chip Enable Output (CEO) is connected to the
CE input of the next PROM in the chain. This
output is Low when CE is Low and OE/RESET
input is High, AND the internal address counter
has been incremented beyond its Terminal
Count (TC) value. CEO returns to High when
OE/RESET goes Low or CE goes High.
21
27
13
11
OUTPUT
ENABLE
GND
GND is the ground connection.
6, 18, 28 & 41
3, 12, 24 &
34
11
TMS
MODE
SELECT
The state of TMS on the rising edge of TCK
determines the state transitions at the Test
Access Port (TAP) controller. TMS has an
internal 50 k
Ω resistive pull-up to provide a
logic 1 to the device if the pin is not driven.
511
5
TCK
CLOCK
This pin is the JTAG test clock. It sequences
the TAP controller and all the JTAG test and
programming electronics.
713
6
TDI
DATA IN
This pin is the serial input to all JTAG
instruction and data registers. TDI has an
internal 50 k
Ω resistive pull-up to provide a
logic 1 to the device if the pin is not driven.
39
4
TDO
DATA OUT
This pin is the serial output for all JTAG
instruction and data registers. TDO has an
internal 50 k
Ω resistive pull-up to provide a
logic 1 to the system if the pin is not driven.
31
37
17
VCCINT
Positive 3.3V supply voltage for internal logic.
17, 35 & 38(3)
23, 41 &
44(3)
18 & 20(3)
VCCO
Positive 3.3V or 2.5V supply voltage connected
to the input buffers(2) and output voltage
drivers.
8, 16, 26 & 36 14, 22, 32 &
42
19
NC
No connects.
1, 2, 4,
11, 12, 20, 22,
23, 24, 30, 32,
33, 34, 37, 39,
44
1, 6, 7, 8,
10, 17, 18,
26, 28, 29,
30, 36, 38,
39, 40, 43
Notes:
1.
By default, pin 7 is the D4 pin in the 20-pin packages. However, CF
→D4 programming option can be set to override the default and route
the CF function to pin 7 in the Serial mode.
2.
For devices with IDCODES 0502x093h, the input buffers are supplied by VCCINT.
3.
For devices with IDCODES 0503x093h, the following VCCINT pins are no-connects: pin 38 in 44-pin VQFP package, pin 44 in 44-pin PLCC
package, and pin 20 in 20-pin SOIC and 20-pin PLCC packages.
Table 1: Pin Names and Descriptions (Cont’d)
Pin
Name
Boundary-
Scan Order
Function
Pin Description
44-pin VQFP
44-pin
PLCC
20-pin
SOIC &
PLCC
相关PDF资料
PDF描述
XC2C384-7PQG208C IC CR-II CPLD 384MCELL 208-PQFP
XC2S30-6PQ208C IC FPGA 2.5V C-TEMP 208-PQFP
XC2S600E-6FG456Q IC FPGA SPARTAN-IIE 456FPBGA
XC2V8000-5FFG1152I IC FPGA VIRTEX-II 8M 1152-FBGA
XC3195A-09PQ160C IC FPGA 7500 GATE 160-PQFP
相关代理商/技术参数
参数描述
XC18V04PCG44C0936 制造商:Xilinx 功能描述:XLXXC18V04PCG44C0936 IC SYSTEM GATE
XC18V04PCG44C4118 制造商:Xilinx 功能描述:
XC18V04SO20 制造商:XILINX 制造商全称:XILINX 功能描述:In-System Programmable Configuration PROMs
XC18V04SO20C 制造商:XILINX 制造商全称:XILINX 功能描述:In-System Programmable Configuration PROMs
XC18V04VQ44 制造商:XILINX 制造商全称:XILINX 功能描述:In-System Programmable Configuration PROMs