参数资料
型号: XC2S15-5CS144C
厂商: Xilinx Inc
文件页数: 17/99页
文件大小: 0K
描述: IC FPGA 2.5V C-TEMP 144-CSBGA
标准包装: 198
系列: Spartan®-II
LAB/CLB数: 96
逻辑元件/单元数: 432
RAM 位总计: 16384
输入/输出数: 86
门数: 15000
电源电压: 2.375 V ~ 2.625 V
安装类型: 表面贴装
工作温度: 0°C ~ 85°C
封装/外壳: 144-TFBGA,CSPBGA
供应商设备封装: 144-LCSBGA(12x12)
Spartan-II FPGA Family: Functional Description
DS001-2 (v2.8) June 13, 2008
Module 2 of 4
Product Specification
24
R
Multiple Spartan-II FPGAs can be configured using the
Slave Parallel mode, and be made to start-up
simultaneously. To configure multiple devices in this way,
wire the individual CCLK, Data, WRITE, and BUSY pins of
all the devices in parallel. The individual devices are loaded
separately by asserting the CS pin of each device in turn
and writing the appropriate data. Sync-to-DONE start-up
timing is used to ensure that the start-up sequence does not
begin until all the FPGAs have been loaded. See "Start-up,"
Write
When using the Slave Parallel Mode, write operations send
packets of byte-wide configuration data into the FPGA.
Figure 19, page 25 shows a flowchart of the write sequence
used to load data into the Spartan-II FPGA. This is an
expansion of the "Load Configuration Data Frames" block in
Figure 11, page 18. The timing for write operations is shown
For the present example, the user holds WRITE and CS
Low throughout the sequence of write operations. Note that
when CS is asserted on successive CCLKs, WRITE must
remain either asserted or de-asserted. Otherwise an abort
will be initiated, as in the next section.
1.
Drive data onto D0-D7. Note that to avoid contention,
the data source should not be enabled while CS is Low
and WRITE is High. Similarly, while WRITE is High, no
more than one device’s CS should be asserted.
2.
On the rising edge of CCLK: If BUSY is Low, the data is
accepted on this clock. If BUSY is High (from a previous
write), the data is not accepted. Acceptance will instead
occur on the first clock after BUSY goes Low, and the
data must be held until this happens.
3.
Repeat steps 1 and 2 until all the data has been sent.
4.
De-assert CS and WRITE.
Figure 18: Slave Parallel Configuration Circuit Diagram
M1 M2
M0
D0:D7
CCLK
WRITE
BUSY
CS
PROGRAM
DONEINIT
CCLK
DATA[7:0]
WRITE
BUSY
CS(0)
330
Ω
Spartan-II
FPGA
DONE
INIT
PROGRAM
M1 M2
M0
D0:D7
CCLK
WRITE
BUSY
CS
PROGRAM
DONEINIT
CS(1)
Spartan-II
FPGA
DS001_18_060608
GND
相关PDF资料
PDF描述
XC2S100-5FG456I IC FPGA 2.5V I-TEMP 456-FBGA
IDT71V35761S183PFG IC SRAM 4MBIT 183MHZ 100TQFP
IDT71V35761S166PFG IC SRAM 4MBIT 166MHZ 100TQFP
IDT71V424L15YG8 IC SRAM 4MBIT 15NS 36SOJ
XCS40XL-4PQ240C IC 3.3V FPGA COMM. TEMP 240PQFP
相关代理商/技术参数
参数描述
XC2S15-5CS144I 功能描述:IC FPGA 2.5V I-TEMP 144-CSBGA RoHS:否 类别:集成电路 (IC) >> 嵌入式 - FPGA(现场可编程门阵列) 系列:Spartan®-II 产品变化通告:XC4000(E,L) Discontinuation 01/April/2002 标准包装:24 系列:XC4000E/X LAB/CLB数:100 逻辑元件/单元数:238 RAM 位总计:3200 输入/输出数:80 门数:3000 电源电压:4.5 V ~ 5.5 V 安装类型:表面贴装 工作温度:-40°C ~ 100°C 封装/外壳:120-BCBGA 供应商设备封装:120-CPGA(34.55x34.55)
XC2S15-5CSG144C 制造商:XILINX 制造商全称:XILINX 功能描述:Spartan-II FPGA Family
XC2S15-5CSG144I 制造商:XILINX 制造商全称:XILINX 功能描述:Spartan-II FPGA Family
XC2S15-5FG256C 制造商:XILINX 制造商全称:XILINX 功能描述:Spartan-II FPGA Family
XC2S15-5FG256I 制造商:XILINX 制造商全称:XILINX 功能描述:Spartan-II FPGA Family