参数资料
型号: XC4013E-2BG225I
厂商: Xilinx Inc
文件页数: 39/68页
文件大小: 0K
描述: IC FPGA I-TEMP 5V 2SPD 225-PBGA
产品变化通告: Product Discontinuation 28/Jul/2010
标准包装: 1
系列: XC4000E/X
LAB/CLB数: 576
逻辑元件/单元数: 1368
RAM 位总计: 18432
输入/输出数: 192
门数: 13000
电源电压: 4.5 V ~ 5.5 V
安装类型: 表面贴装
工作温度: -40°C ~ 100°C
封装/外壳: 225-BBGA
供应商设备封装: 225-PBGA
R
XC4000E and XC4000X Series Field Programmable Gate Arrays
6-48
May 14, 1999 (Version 1.6)
Setting CCLK Frequency
For Master modes, CCLK can be generated in either of two
frequencies. In the default slow mode, the frequency
ranges from 0.5 MHz to 1.25 MHz for XC4000E and
XC4000EX devices and from 0.6 MHz to 1.8 MHz for
XC4000XL devices. In fast CCLK mode, the frequency
ranges from 4 MHz to 10 MHz for XC4000E/EX devices and
from 5 MHz to 15 MHz for XC4000XL devices. The fre-
quency is selected by an option when running the bitstream
generation software. If an XC4000 Series Master is driving
an XC3000- or XC2000-family slave, slow CCLK mode
must be used. In addition, an XC4000XL device driving a
XC4000E or XC4000EX should use slow mode. Slow mode
is the default.
Table 19: XC4000 Series Data Stream Formats
Data Stream Format
The data stream (“bitstream”) format is identical for all con-
guration modes.
The data stream formats are shown in Table 19. Bit-serial
data is read from left to right, and byte-parallel data is effec-
tively assembled from this serial bitstream, with the rst bit
in each byte assigned to D0.
The conguration data stream begins with a string of eight
ones, a preamble code, followed by a 24-bit length count
and a separator eld of ones. This header is followed by the
actual conguration data in frames. The length and number
of frames depends on the device type (see Table 20 and
Table 21). Each frame begins with a start eld and ends
with an error check. A postamble code is required to signal
the end of data for a single device. In all cases, additional
start-up bytes of data are required to provide four clocks for
the startup sequence at the end of conguration. Long
daisy chains require additional startup bytes to shift the last
data through the chain. All startup bytes are don’t-cares;
these bytes are not included in bitstreams created by the
Xilinx software.
A selection of CRC or non-CRC error checking is allowed
by the bitstream generation software. The non-CRC error
checking tests for a designated end-of-frame eld for each
frame. For CRC error checking, the software calculates a
running CRC and inserts a unique four-bit partial check at
the end of each frame. The 11-bit CRC check of the last
frame of an FPGA includes the last seven data bits.
Detection of an error results in the suspension of data load-
ing and the pulling down of the INIT pin. In Master modes,
CCLK and address signals continue to operate externally.
The user must detect INIT and initialize a new conguration
by pulsing the PROGRAM pin Low or cycling Vcc.
Data Type
All Other
Modes (D0...)
Fill Byte
11111111b
Preamble Code
0010b
Length Count
COUNT(23:0)
Fill Bits
1111b
Start Field
0b
Data Frame
DATA(n-1:0)
CRC or Constant
Field Check
xxxx (CRC)
or 0110b
Extend Write Cycle
Postamble
01111111b
Start-Up Bytes
xxh
Legend:
Not shaded
Once per bitstream
Light
Once per data frame
Dark
Once per device
Product Obsolete or Under Obsolescence
相关PDF资料
PDF描述
XC4013E-2BG225C IC FPGA C-TEMP 5V 2SPD 225-PBGA
485897-2 CONN PLUG 4POS HOUSING W/DETENT
1-487769-3 015 HOUSING FFC RCPT 100CL SR
IDT71V546XS100PFG IC SRAM 4MBIT 100MHZ 100TQFP
487769-4 CONN RECEPT 6 POS .100 SLIMLINE
相关代理商/技术参数
参数描述
XC4013E-2BG240C 制造商:XILINX 制造商全称:XILINX 功能描述:Programmable Gate Arrays
XC4013E-2BG240I 制造商:XILINX 制造商全称:XILINX 功能描述:Programmable Gate Arrays
XC4013E-2BG240M 制造商:XILINX 制造商全称:XILINX 功能描述:Programmable Gate Arrays
XC4013E-2CB240C 制造商:XILINX 制造商全称:XILINX 功能描述:Programmable Gate Arrays
XC4013E-2CB240I 制造商:XILINX 制造商全称:XILINX 功能描述:Programmable Gate Arrays