参数资料
型号: XCF32PVOG48C
厂商: Xilinx Inc
文件页数: 9/35页
文件大小: 0K
描述: IC PROM SRL 1.8V 32M GATE 48TSOP
产品变化通告: VOG48 New Shipping Trays Notification 25/Apr/2011
标准包装: 96
可编程类型: 系统内可编程
存储容量: 32Mb
电源电压: 1.65 V ~ 2 V
工作温度: -40°C ~ 85°C
封装/外壳: 48-TFSOP(0.724",18.40mm 宽)
供应商设备封装: 48-TSOP
包装: 管件
产品目录页面: 601 (CN2011-ZH PDF)
其它名称: 122-1458
122-1458-5
122-1458-5-ND
Platform Flash In-System Programmable Configuration PROMs
DS123 (v2.18) May 19, 2010
Product Specification
17
R
TCYC
Clock period(6) (serial mode) when VCCO = 3.3V or 2.5V
30
25
ns
Clock period(6) (serial mode) when VCCO = 1.8V
67
25
ns
Clock period(6) (parallel mode) when VCCO = 3.3V or 2.5V
30
ns
Clock period(6) (parallel mode) when VCCO = 1.8V
30
ns
TLC
CLK Low time(3) when VCCO = 3.3V or 2.5V
10
12
ns
CLK Low time(3) when VCCO = 1.8V
15
12
ns
THC
CLK High time(3) when VCCO = 3.3V or 2.5V
10
12
ns
CLK High time(3) when VCCO = 1.8V
15
12
ns
TSCE
CE setup time to CLK (guarantees proper counting)(3)
when VCCO = 3.3V or 2.5V
20
–30–
ns
CE setup time to CLK (guarantees proper counting)(3)
when VCCO = 1.8V
30
ns
THCE
CE hold time (guarantees counters are reset)(5)
when VCCO = 3.3V or 2.5V
250
2000
ns
CE hold time (guarantees counters are reset)(5)
when VCCO = 1.8V
250
2000
ns
THOE
OE/RESET hold time (guarantees counters are reset)(6)
when VCCO = 3.3V or 2.5V
250
2000
ns
OE/RESET hold time (guarantees counters are reset)(6)
when VCCO = 1.8V
250
2000
ns
TSB
BUSY setup time to CLK when VCCO = 3.3V or 2.5V(8)
––
12
ns
BUSY setup time to CLK when VCCO = 1.8V(8)
––
12
ns
THB
BUSY hold time to CLK when VCCO = 3.3V or 2.5V(8)
––8–
ns
BUSY hold time to CLK when VCCO = 1.8V(8)
––8–
ns
TSXT
EN_EXT_SEL setup time to CF, CE or OE/RESET
when VCCO = 3.3V or 2.5V(8)
300
ns
EN_EXT_SEL setup time to CF, CE or OE/RESET
when VCCO = 1.8V(8)
300
ns
THXT
EN_EXT_SEL hold time from CF, CE or OE/RESET
when VCCO = 3.3V or 2.5V(8)
300
ns
EN_EXT_SEL hold time from CF, CE or OE/RESET
when VCCO = 1.8V(8)
300
ns
TSRV
REV_SEL setup time to CF, CE or OE/RESET
when VCCO = 3.3V or 2.5V(8)
300
ns
REV_SEL setup time to CF, CE or OE/RESET
when VCCO = 1.8V(8)
300
ns
THRV
REV_SEL hold time from CF, CE or OE/RESET
when VCCO = 3.3V or 2.5V(8)
300
ns
REV_SEL hold time from CF, CE or OE/RESET
when VCCO = 1.8V(8)
300
ns
Notes:
1.
AC test load = 50 pF for XCF01S/XCF02S/XCF04S; 30 pF for XCF08P/XCF16P/XCF32P.
2.
Float delays are measured with 5 pF AC loads. Transition is measured at ±200 mV from steady-state active levels.
3.
All AC parameters are measured with VIL = 0.0V and VIH = 3.0V.
4.
If THCE High < 2 s, TCE = 2 s.
5.
If THOE Low < 2 s, TOE = 2 s.
6.
This is the minimum possible TCYC. Actual TCYC = TCAC + FPGA Data setup time. Example: With the XCF32P in serial mode with VCCO at
3.3V, if FPGA data setup time = 15 ns, then the actual TCYC = 25 ns +15 ns = 40 ns.
7.
Guaranteed by design; not tested.
8.
CF, EN_EXT_SEL, REV_SEL[1:0], and BUSY are inputs for the XCFxxP PROM only.
9.
When JTAG CONFIG command is issued, PROM drives CF Low for at least the THCF minimum.
Symbol
Description
XCF01S, XCF02S,
XCF04S
XCF08P, XCF16P,
XCF32P
Units
Min
Max
Min
Max
相关PDF资料
PDF描述
VI-24Y-CV CONVERTER MOD DC/DC 3.3V 99W
RMC07DREN-S13 CONN EDGECARD 14POS .100 EXTEND
VI-J2M-CY-B1 CONVERTER MOD DC/DC 10V 50W
XC18V01PCG20C IC PROM SERIAL CONFIG 1M 20-PLCC
VI-23Z-CV CONVERTER MOD DC/DC 2V 60W
相关代理商/技术参数
参数描述
XCF32PVOG48C0936 制造商:Xilinx 功能描述:XLXXCF32PVOG48C0936 PROM
XCF32PVOG48C4118 制造商:Xilinx 功能描述:
XCF3-81 制造商:SAIA - BURGESS ELECTRONICS INC. 功能描述:Catalogue / XCF3-81
XCF3-81-J1 制造商:SAIA - BURGESS ELECTRONICS INC. 功能描述:Catalogue / XCF3-81-J1
XCF3-81-J1Z1 制造商:SAIA - BURGESS ELECTRONICS INC. 功能描述:Catalogue / XCF3-81-J1Z1