参数资料
型号: A4983SETTR-T
厂商: Allegro Microsystems Inc
文件页数: 8/16页
文件大小: 0K
描述: IC MOTOR DRIVER MICROSTEP 28-QFN
标准包装: 1
应用: 步进电机驱动器
输出数: 1
电流 - 输出: ±2A
电压 - 负载: 8 V ~ 35 V
电源电压: 3 V ~ 5.5 V
工作温度: -20°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 28-VFQFN 裸露焊盘
供应商设备封装: 28-QFN/MLP 裸露焊盘(5x5)
包装: 标准包装
产品目录页面: 1141 (CN2011-ZH PDF)
其它名称: 620-1194-6
A4983
DMOS Microstepping Driver with Translator
It is critical that the maximum rating (0.5 V) on the SENSE1 and
SENSE2 pins is not exceeded.
Fixed Off-Time. The internal PWM current control circuitry
uses a one-shot circuit to control the duration of time that the
DMOS FETs remain off. The one shot off-time, t OFF , is deter-
mined by the selection of an external resistor connected from the
ROSC timing pin to ground. If the ROSC pin is tied to an external
voltage > 3 V, then t OFF defaults to 30 μ s. The ROSC pin can be
safely connected to the VDD pin for this purpose. The value of
t OFF ( μ s) is approximately
t OFF ≈ R OSC ? 825
Blanking. This function blanks the output of the current sense
comparators when the outputs are switched by the internal current
control circuitry. The comparator outputs are blanked to prevent
false overcurrent detection due to reverse recovery currents of the
clamp diodes, and switching transients related to the capacitance
of the load. The blank time, t BLANK ( μ s), is approximately
t BLANK ≈ 1 μ s
Charge Pump (CP1 and CP2). The charge pump is used to
generate a gate supply greater than that of VBB for driving the
source-side FET gates. A 0.1 μ F ceramic capacitor, should be
connected between CP1 and CP2. In addition, a 0.1 μ F ceramic
capacitor is required between VCP and VBB, to act as a reservoir
for operating the high-side FET gates.
VREG (VREG) . This internally-generated voltage is used
to operate the sink-side FET outputs. The VREG pin must be
decoupled with a 0.22 μ F ceramic capacitor to ground. VREG
is internally monitored. In the case of a fault condition, the FET
outputs of the A4983 are disabled.
Enable Input (ENABLE) . This input turns on or off all of the
FET outputs. When set to a logic high, the outputs are disabled.
When set to a logic low, the internal control enables the outputs as
required. The translator inputs STEP, DIR, MS1, MS2, and MS3,
Shutdown. In the event of a fault, overtemperature (excess T J )
or an undervoltage (on VCP), the FET outputs of the A4983 are
disabled until the fault condition is removed. At power-on, the
UVLO (undervoltage lockout) circuit disables the FET outputs
and resets the translator to the Home state.
Sleep Mode (SLEEP). To minimize power consumption when
the motor is not in use, this input disables much of the internal
circuitry including the output FETs, current regulator, and charge
pump. A logic low on the SLEEP pin puts the A4983 into Sleep
mode. A logic high allows normal operation, as well as start-up
(at which time the A4983 drives the motor to the Home microstep
position). When emerging from Sleep mode, in order to allow the
charge pump to stabilize, provide a delay of 1 ms before issuing a
Step command.
If the SLEEP pin is pulled up to V DD , it is good practice to use
a high value pull-up resistor in order to limit current to the pin,
should an overvoltage event occur.
Mixed Decay Operation. The bridge can operate in Mixed
Decay mode, depending on the step sequence, as shown in figures
3 through 6. As the trip point is reached, the A4983 initially goes
into a fast decay mode for 31.25% of the off-time. t OFF . After that,
it switches to Slow Decay mode for the remainder of t OFF . A tim-
ing dagram for this feature appears on the next page.
Synchronous Rectification . When a PWM-off cycle is
triggered by an internal fixed–off-time cycle, load current recir-
culates according to the decay mode selected by the control logic.
This synchronous rectification feature turns on the appropriate
FETs during current decay, and effectively shorts out the body
diodes with the low FET R DS(ON) . This reduces power dissipation
significantly, and can eliminate the need for external Schottky
diodes in many applications. Synchronous rectification turns off
when the load current approaches zero (0 A), preventing reversal
as well as the internal sequencing logic, all remain active, indepen- of the load current. A timing dagram for this feature appears on
dent of the ENABLE input state.
the next page.
Allegro MicroSystems, LLC
115 Northeast Cutoff, Box 15036
Worcester, Massachusetts 01615-0036 (508) 853-5000
www.allegromicro.com
8
相关PDF资料
PDF描述
A4984SLPTR-T IC STEPPER MOTOR DRIVER 24TSSOP
A4985SETTR-T IC STEPPER MOTOR DRIVER 32QFN
A4986SLPTR-T IC PWM MOTOR DRIVER 24TSSOP
A4987SLPTR-T IC STEPPER MOTOR DRIVER 24TSSOP
A4988SETTR-T IC MICROSTEPPER MOTOR DRVR 28QFN
相关代理商/技术参数
参数描述
A4984 制造商:ALLEGRO 制造商全称:Allegro MicroSystems 功能描述:DMOS Microstepping Driver with Translator And Overcurrent Protection
A4984_12 制造商:ALLEGRO 制造商全称:Allegro MicroSystems 功能描述:DMOS Microstepping Driver with Translator And Overcurrent Protection
A4984SESTR-T 功能描述:IC STEPPER MOTOR DRIVER 24QFN RoHS:是 类别:集成电路 (IC) >> PMIC - 电机和风扇控制器,驱动器 系列:- 标准包装:1 系列:- 应用:步进电机驱动器,1-2 相,2 相 评估套件:- 输出数:1 电流 - 输出:800mA 电压 - 负载:10 V ~ 28 V 电源电压:4.75 V ~ 5.25 V 工作温度:-20°C ~ 90°C 安装类型:表面贴装 封装/外壳:28-SOP + 2 翼片裸露焊盘 供应商设备封装:28-HSOPHC(15.2x7.9) 包装:剪切带 (CT) 其它名称:869-1268-1
A4984SETTR-T 功能描述:IC STEPPER MOTOR DRIVER 32QFN RoHS:是 类别:集成电路 (IC) >> PMIC - 电机和风扇控制器,驱动器 系列:- 产品变化通告:ATA683(3,4)PLQW Obsolescence 09/Aug/2012 标准包装:1 系列:- 应用:DC 电机控制器,无刷(BLDC),3 相 评估套件:可供 输出数:1 电流 - 输出:100mA 电压 - 负载:5.25 V ~ 20 V 电源电压:5.25 V ~ 20 V 工作温度:-40°C ~ 150°C 安装类型:表面贴装 封装/外壳:48-VFQFN 裸露焊盘 供应商设备封装:48-VQFN(7x7) 包装:剪切带 (CT) 其它名称:ATA6833-PLQWCT
A4984SLPTR-T 功能描述:IC STEPPER MOTOR DRIVER 24TSSOP RoHS:是 类别:集成电路 (IC) >> PMIC - 电机和风扇控制器,驱动器 系列:- 产品变化通告:ATA683(3,4)PLQW Obsolescence 09/Aug/2012 标准包装:1 系列:- 应用:DC 电机控制器,无刷(BLDC),3 相 评估套件:可供 输出数:1 电流 - 输出:100mA 电压 - 负载:5.25 V ~ 20 V 电源电压:5.25 V ~ 20 V 工作温度:-40°C ~ 150°C 安装类型:表面贴装 封装/外壳:48-VFQFN 裸露焊盘 供应商设备封装:48-VQFN(7x7) 包装:剪切带 (CT) 其它名称:ATA6833-PLQWCT