参数资料
型号: AD1939YSTZRL
厂商: Analog Devices Inc
文件页数: 6/32页
文件大小: 0K
描述: IC CODEC 24BIT ADC/DAC 64-LQFP
标准包装: 1,500
类型: 通用
数据接口: 串行
分辨率(位): 24 b
ADC / DAC 数量: 4 / 8
三角积分调变:
S/N 比,标准 ADC / DAC (db): 94 / 94
动态范围,标准 ADC / DAC (db): 105 / 110
电压 - 电源,模拟: 3 V ~ 3.6 V
电压 - 电源,数字: 3 V ~ 3.6 V
工作温度: -40°C ~ 105°C
安装类型: 表面贴装
封装/外壳: 64-LQFP
供应商设备封装: 64-LQFP(10x10)
包装: 带卷 (TR)
AD1939
Data Sheet
Rev. E | Page 14 of 32
master clock. In addition, it is especially important that the
clock signal not pass through an FPGA, CPLD, or other large
digital chip (such as a DSP) before being applied to the
AD1939. In most cases, this induces clock jitter due to the
sharing of common power and ground connections with other
unrelated digital output signals. When the PLL is used, jitter in
the reference clock is attenuated above a certain frequency
depending on the loop filter.
RESET AND POWER-DOWN
The function of the RST pin sets all the control registers to their
default settings. To avoid pops, reset does not power down the
analog outputs. After RST is deasserted and the PLL acquires
lock condition, an initialization routine runs inside the
AD1939. This initialization lasts for approximately 256 master
clock cycles.
The power-down bits in the PLL and Clock Control 0, DAC
Control 1, and ADC Control 1 registers power down the
respective sections. All other register settings are retained. To
guarantee proper startup, the RST pin should be pulled low by
an external resistor.
SERIAL CONTROL PORT
The AD1939 has an SPI control port that permits programming
and reading back of the internal control registers for the ADCs,
DACs, and clock system. A standalone mode is also available
for operation without serial control; standalone is configured at
reset by connecting CIN, CCLK, and CLATCH to ground. In
standalone mode, all registers are set to default, except the
internal MCLK enable, which is set to 1. The ADC, ABCLK, and
ALRCLK clock ports are set to master/slave by the connecting
the COUT pin to either DVDD or ground. Standalone mode
only supports stereo mode with an I2S data format and 256 fS
MCLK rate. Refer to Table 11 for details. If CIN, CCLK, and
CLATCH are not grounded, the AD1939 SPI port is active. It is
recommended to use a weak pull-up resistor on CLATCHin
applications that have a microcontroller. This pull-up resistor
ensures that the AD1939 recognizes the presence of a
microcontroller.
The SPI control port of the AD1939 is a 4-wire serial control
port. The format is similar to the Motorola SPI format except
the input data-word is 24 bits wide. The serial bit clock and
latch can be completely asynchronous to the sample rate of the
ADCs and DACs. Figure 11 shows the format of the SPI signal.
The first byte is a global address with a read/write bit. For the
AD1939, the address is 0x04, shifted left one bit due to the R/W
bit. The second byte is the AD1939 register address and the
third byte is the data.
Table 11. Standalone Mode Selection
ADC Clocks
CIN
COUT
CCLK
CLATCH
Slave
0
Master
0
1
0
D0
D8
D22
D23
D9
CLATCH
CCLK
CIN
COUT
tCCH tCCL
tCDS tCDH
tCLS
tCCP
tCLH
tCOTS
tCOD
tCOE
06
07
1-
0
10
Figure 11. Format of the SPI Signal
相关PDF资料
PDF描述
AD1937WBSTZ-RL IC CODEC 4/ADC DIFF OUT 64-LQFP
AD1938WBSTZ-RL IC CODEC 24BIT 4ADC/8DAC 48LQFP
AD1938YSTZRL IC CODEC 24BIT 4ADC/8DAC 48LQFP
MCF5213LCVM80 IC MCU 256K FLASH 80MHZ 81MAPBGA
VI-BNL-IW-B1 CONVERTER MOD DC/DC 28V 100W
相关代理商/技术参数
参数描述
AD1940 制造商:AD 制造商全称:Analog Devices 功能描述:SigmaDSP-TM Multichannel 28-Bit Audio Processor
AD1940YST 制造商:Analog Devices 功能描述:Audio Processor 48-Pin LQFP
AD1940YSTRL 制造商:Analog Devices 功能描述:Audio Processor 48-Pin LQFP T/R
AD1940YSTZ 功能描述:IC DSP AUDIO 16CH/28BIT 48-LQFP RoHS:是 类别:集成电路 (IC) >> 线性 - 音频处理 系列:SigmaDSP® 其它有关文件:STA321 View All Specifications 标准包装:1 系列:Sound Terminal™ 类型:音频处理器 应用:数字音频 安装类型:表面贴装 封装/外壳:64-LQFP 裸露焊盘 供应商设备封装:64-LQFP EP(10x10) 包装:Digi-Reel® 其它名称:497-11050-6
AD1940YSTZ1 制造商:AD 制造商全称:Analog Devices 功能描述:SigmaDSP-TM Multichannel 28-Bit Audio Processor