参数资料
型号: AD1955ARSZ
厂商: Analog Devices Inc
文件页数: 21/24页
文件大小: 0K
描述: IC DAC AUDIO MULTIBIT 28-SSOP
产品培训模块: Data Converter Fundamentals
DAC Architectures
标准包装: 47
位数: 16,24
数据接口: 串行
转换器数目: 2
电压电源: 模拟和数字
功率耗散(最大): 210mW
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 28-SSOP(0.209",5.30mm 宽)
供应商设备封装: 28-SSOP
包装: 管件
输出数目和类型: 4 电流,单极
采样率(每秒): 192k
产品目录页面: 781 (CN2011-ZH PDF)
配用: EVAL-AD1955EBZ-ND - BOARD EVAL FOR AD1955
REV. 0
–6–
AD1955
PIN FUNCTION DESCRIPTIONS
Pin No.
I/O
Mnemonic
Description
1
DVDD
Digital Power Supply Connected to Digital 5 V Supply
2
Input
LRCLK/EF_WCLK
Left/Right Clock Input for Input Data in PCM Mode
Word Clock in External Filter Mode
3
Input
BCLK/EF_BCLK
Bit Clock Input for Input Data in PCM Mode
Bit Clock Input in External Filter Mode
4
Input
SDATA/EF_LDATA
MSB First, Twos Complement Serial Audio Data
Two Channel (left and right), 16-Bit to 24-Bit Data in PCM Mode
Left Channel Data in External Filter Mode
5
Input
EF_RDATA
Not used in PCM Mode
Right channel data in External Filter Mode
6
I/O
DSD_SCLK
Serial Clock Input for DSD Data. This clock should be 64
44.1 kHz,
2.8224 MHz or 128
44.1 kHz, 5.6448 MHz in Normal Mode, 128
44.1 kHz, 5.6448 MHz or 256
44.1 kHz, 11.2896 MHz in Phase Mode.
7
Input
DSD_LDATA
DSD Left Channel Data Input
8
Input
DSD_RDATA
DSD Right Channel Data Input
9
I/O
DSD_PHASE
DSD Phase Reference Signal. This clock should be 64
44.1 kHz,
2.8224 MHz. If not used, this pin should be connected low.
10
AGND
Analog Ground
11
Output
IOUTR+
Right Channel Positive Analog Output
12
Output
IOUTR–
Right Channel Negative Analog Output
13
Output
FILTR
Voltage Reference Filter Capacitor Connection. Bypass and decouple the
voltage reference with parallel 10
F and 0.1 F capacitors to AGND.
14
IREF
Connection Point for External Bias Resistor
15
AVDD
Analog Power Supply Connected to Analog 5 V Supply
16
Output
FILTB
Filter Capacitor Connection with Parallel 10
F and 0.1 F Capacitors to AGND
17
Output
IOUTL–
Left Channel Negative Analog Output
18
Output
IOUTL+
Left Channel Positive Analog Output
19
AGND
Analog Ground
20
Output
ZEROR
Right Channel Zero Flag Output. This pin goes high when the right channel
has no signal input or the DSD mute pattern is detected.
21
Output
ZEROL
Left Channel Zero Flag Output. This pin goes high when the left channel has
no signal input or the DSD mute pattern is detected.
22
Input
MUTE
Mute. Assert high to mute both stereo analog outputs. Deassert low for nor-
mal operation.
23
Input
PD/RST
Power Down/Reset. The AD1955 is placed in a reset state and the digital
circuitry is powered down when this pin is held low. The AD1955 is reset on
the rising edge of this signal. The serial control port registers are reset to the
default values. Connect high for normal operation.
24
Input
CDATA
Serial Control Input, MSB First, Containing 16 Bits of Unsigned Data. Used
for specifying control information and channel-specific attenuation.
25
Input
CLATCH
Latch Input for Control Data
26
Input
CCLK
Clock Input for Control Data. Control input data must be valid on the rising
edge of CCLK. CCLK may be continuous or gated.
27
Input
MCLK
Master Clock Input. Connect to an external clock source.
28
DGND
Digital Ground
相关PDF资料
PDF描述
ICS870919BRI-01LFT IC CLK GENERATOR LVCMOS 28QSOP
LTC1446IN8#PBF IC D/A CONV 12BIT R-R DUAL 8-DIP
VI-B4D-MY-F3 CONVERTER MOD DC/DC 85V 50W
LTC1446LCS8#PBF IC D/A CONV 12BIT R-R DUAL 8SOIC
VE-B4W-MV-F4 CONVERTER MOD DC/DC 5.5V 150W
相关代理商/技术参数
参数描述
AD1955ARSZRL 功能描述:IC DAC AUDIO 16-24BIT 28SSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:- 标准包装:47 系列:- 设置时间:2µs 位数:14 数据接口:并联 转换器数目:1 电压电源:单电源 功率耗散(最大):55µW 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:28-SSOP(0.209",5.30mm 宽) 供应商设备封装:28-SSOP 包装:管件 输出数目和类型:1 电流,单极;1 电流,双极 采样率(每秒):*
AD1955YRS 制造商:AD 制造商全称:Analog Devices 功能描述:High Performance Multibit DAC with SACD Playback
AD1955YRSRL 制造商:AD 制造商全称:Analog Devices 功能描述:High Performance Multibit DAC with SACD Playback
AD1958 制造商:AD 制造商全称:Analog Devices 功能描述:PLL/Multibit DAC
AD1958YRS 制造商:Rochester Electronics LLC 功能描述:HIGH PERFORMANCE PLL/MULTIBIT DAC - Bulk 制造商:Analog Devices 功能描述: