参数资料
型号: AD5390BSTZ-5
厂商: Analog Devices Inc
文件页数: 17/44页
文件大小: 0K
描述: IC DAC 14BIT I2C 16CH 52-LQFP
产品培训模块: Data Converter Fundamentals
DAC Architectures
产品变化通告: AD5390/1/2 Redesign Change 16/May/2012
设计资源: 8 to 16 Channels of Programmable Voltage with Excellent Temperature Drift Performance Using AD5390/1/2 (CN0029)
AD5390/91/92 Channel Monitor Function (CN0030)
标准包装: 1
设置时间: 8µs
位数: 14
数据接口: I²C,串行
转换器数目: 16
电压电源: 单电源
功率耗散(最大): 35mW
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 52-LQFP
供应商设备封装: 52-LQFP(10x10)
包装: 托盘
输出数目和类型: 16 电压,单极
采样率(每秒): 125k
产品目录页面: 782 (CN2011-ZH PDF)
配用: EVAL-AD5390EBZ-ND - BOARD EVALUATION FOR AD5390
AD5390/AD5391/AD5392
Data Sheet
Rev. E | Page 24 of 44
DATA DECODING
AD5390/AD5392
The AD5390/AD5392 contain an internal 14-bit data bus.
The input data is decoded depending on the data loaded to
the REG1 and REG0 bits of the input serial register. This is
Data from the serial input register is loaded into the addressed
DAC input register, offset (c) register, or gain (m) register. The
format data, and the offset (c) and gain (m) register contents
are shown in Table 11 to Table 13.
Table 10. Register Selection
REG1
REG0
Register Selected
1
Input data register (x1)
1
0
Offset register (c)
0
1
Gain register (m)
0
Special function registers (SFRs)
Table 11. AD5390/AD5392 DAC Data Format
(REG1 = 1, REG0 = 1)
DB13 to DB0
DAC Output (V)
11 1111
1111
2 VREF × (16383/16384)
11 1111
1111
1110
2 VREF × (16382/16384)
10 0000
0000
0001
2 VREF × (8193/16384)
10 0000
0000
2 VREF × (8192/16384)
01 1111
1111
2 VREF × (8191/16384)
00 0000
0000
0001
2 VREF × (1/16384)
00 0000
0000
0
Table 12. AD5390/AD5392 Offset Data Format
(REG1 = 1, REG0 = 0)
DB13 to DB0
Offset (LSB)
111111
1111
+8191
111111
1111
1110
+8190
100000
0000
0001
+1
100000
0000
+0
011111
1111
–1
000000
0000
0001
–8191
000000
0000
–8192
Table 13. AD5390/AD5392 Gain Data Format
(REG1 = 0, REG0 = 1)
DB13 to DB0
Gain Factor
11 1111
1111
1110
1
10 1111
1111
1110
0.75
01 1111
1111
1110
0.5
00 1111
1111
1110
0.25
00 0000
0000
0
AD5391
The AD5391 contains an internal 12-bit data bus. The input
data is decoded depending on the value loaded to the REG1 and
REG0 bits of the input serial register. The input data from the
serial input register is loaded into the addressed DAC input
register, offset (c) register, or gain (m) register. The format data
and the offset (c) and gain (m) register contents are shown in
Table 14. AD5391 DAC Data Format (REG1 = 1, REG0 = 1)
DB11 to DB0
DAC Output (V)
1111
2 VREF × (4095/4096)
1111
1110
2 VREF × (4094/4096)
1000
0000
0001
2 VREF × (2049/4096)
1000
0000
2 VREF × (2048/4096)
0111
1111
2 VREF × (2047/4096)
0000
0001
2 VREF × (1/4096)
0000
0
Table 15. AD5391 Offset Data Format (REG1 = 1, REG0 = 0)
DB11 to DB0
Offset (LSB)
1111
+2047
1111
1110
+2046
1000
0000
0001
+1
1000
0000
+0
0111
1111
–1
0000
0001
–2047
0000
–2048
Table 16. AD5391 Gain Data Format (REG1 = 0, REG0 = 1)
DB11 to DB0
Gain Factor
1111
1110
1
1011
1111
1110
0.75
0111
1111
1110
0.5
0011
1111
1110
0.25
0000
0
相关PDF资料
PDF描述
VE-BNH-MU-S CONVERTER MOD DC/DC 52V 200W
VE-JWX-MZ-B1 CONVERTER MOD DC/DC 5.2V 25W
VE-BNF-MU-S CONVERTER MOD DC/DC 72V 200W
VE-JWW-MZ-B1 CONVERTER MOD DC/DC 5.5V 25W
VE-J1M-MZ-B1 CONVERTER MINIMOD DC/DC 10V 25W
相关代理商/技术参数
参数描述
AD5391BCP 制造商:Analog Devices 功能描述:DAC HEXADECIMAL RES-STRING 12-BIT 64LFCSP - Bulk
AD5391BCP-3 制造商:Analog Devices 功能描述:DAC 16-CH Resistor-String 12-bit 64-Pin LFCSP EP 制造商:Rochester Electronics LLC 功能描述:8/16-CHANNEL, 14/12-BIT, 3V/5V VOLTAGE OUT DAC - Bulk
AD5391BCP-3-REEL 制造商:Analog Devices 功能描述:DAC 16-CH Resistor-String 12-bit 64-Pin LFCSP EP T/R
AD5391BCP-3-REEL7 制造商:Analog Devices 功能描述:DAC 16-CH Resistor-String 12-bit 64-Pin LFCSP EP T/R
AD5391BCP-5 制造商:Analog Devices 功能描述:DAC 16-CH Resistor-String 12-bit 64-Pin LFCSP EP 制造商:Analog Devices 功能描述:12BIT DAC 16CH 5V 5391 LFCSP-64