参数资料
型号: AD5390BSTZ-5
厂商: Analog Devices Inc
文件页数: 3/44页
文件大小: 0K
描述: IC DAC 14BIT I2C 16CH 52-LQFP
产品培训模块: Data Converter Fundamentals
DAC Architectures
产品变化通告: AD5390/1/2 Redesign Change 16/May/2012
设计资源: 8 to 16 Channels of Programmable Voltage with Excellent Temperature Drift Performance Using AD5390/1/2 (CN0029)
AD5390/91/92 Channel Monitor Function (CN0030)
标准包装: 1
设置时间: 8µs
位数: 14
数据接口: I²C,串行
转换器数目: 16
电压电源: 单电源
功率耗散(最大): 35mW
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 52-LQFP
供应商设备封装: 52-LQFP(10x10)
包装: 托盘
输出数目和类型: 16 电压,单极
采样率(每秒): 125k
产品目录页面: 782 (CN2011-ZH PDF)
配用: EVAL-AD5390EBZ-ND - BOARD EVALUATION FOR AD5390
Data Sheet
AD5390/AD5391/AD5392
Rev. E | Page 11 of 44
TIMING CHARACTERISTICS
SERIAL SPI-, QSPI-, MICROWIRE-, AND DSP-COMPATIBLE INTERFACE
DVDD = 2 V to 5.5 V; AVDD = 2.7 V to 5.5 V; AGND = DGND = 0 V. All specifications TMIN to TMAX, unless otherwise noted.
Table 6. 3-Wire Serial Interface1
Parameter2, 3
Limit at TMIN, TMAX
Unit
Description
t1
33
ns min
SCLK cycle time
t2
13
ns min
SCLK high time
t3
13
ns min
SCLK low time
t4
13
ns min
SYNC falling edge to SCLK falling edge setup time
13
ns min
24th SCLK falling edge to SYNC falling edge
33
ns min
Minimum SYNC low time
t7
10
ns min
Minimum SYNC high time
t7
50
ns min
Minimum SYNC high time in readback mode
t8
5
ns min
Data setup time
t9
4.5
ns min
Data hold time
30
ns max
24th SCLK falling edge to BUSY falling edge
t11
670
ns max
BUSY pulse width low (single channel update)
20
ns min
24th SCLK falling edge to LDAC falling edge
t13
20
ns min
LDAC pulse width low
t14
2
μs max
BUSY rising edge to DAC output response time
t15
0
ns min
BUSY rising edge to LDAC falling edge
t16
100
ns min
LDAC falling edge to DAC output response time
t17
8
s typ
DAC output settling time, AD5390/AD5392
t17
6
s typ
DAC output settling time, AD5391
t18
20
ns min
CLR pulse width low
t19
40
s max
CLR pulse activation time
20
ns max
SCLK rising edge to SDO valid
5
ns min
SCLK falling edge to SYNC rising edge
8
ns min
SYNC rising edge to SCLK rising edge
20
ns min
SYNC rising edge to LDAC falling edge
1
Guaranteed by design and characterization, not production tested.
2
All input signals are specified with tr = tf = 5 ns (10% to 90% of VCC) and timed from a voltage level of 1.2 V.
3
4
Standalone mode only.
5
Daisy-chain mode only.
SDO
SCLK
SYNC
DIN
LDAC
t1
24
48
t3
t2
t21
t22
t7
t4
t8
t9
DB23
DB0
DB23
DB0
INPUT WORD FOR DAC N
INPUT WORD FOR DAC N+1
UNDEFINED
INPUT WORD FOR DAC N
t20
t23
t13
DB23
03773-
002
Figure 2. Serial Interface Timing Diagram (Daisy-Chain Mode)
相关PDF资料
PDF描述
VE-BNH-MU-S CONVERTER MOD DC/DC 52V 200W
VE-JWX-MZ-B1 CONVERTER MOD DC/DC 5.2V 25W
VE-BNF-MU-S CONVERTER MOD DC/DC 72V 200W
VE-JWW-MZ-B1 CONVERTER MOD DC/DC 5.5V 25W
VE-J1M-MZ-B1 CONVERTER MINIMOD DC/DC 10V 25W
相关代理商/技术参数
参数描述
AD5391BCP 制造商:Analog Devices 功能描述:DAC HEXADECIMAL RES-STRING 12-BIT 64LFCSP - Bulk
AD5391BCP-3 制造商:Analog Devices 功能描述:DAC 16-CH Resistor-String 12-bit 64-Pin LFCSP EP 制造商:Rochester Electronics LLC 功能描述:8/16-CHANNEL, 14/12-BIT, 3V/5V VOLTAGE OUT DAC - Bulk
AD5391BCP-3-REEL 制造商:Analog Devices 功能描述:DAC 16-CH Resistor-String 12-bit 64-Pin LFCSP EP T/R
AD5391BCP-3-REEL7 制造商:Analog Devices 功能描述:DAC 16-CH Resistor-String 12-bit 64-Pin LFCSP EP T/R
AD5391BCP-5 制造商:Analog Devices 功能描述:DAC 16-CH Resistor-String 12-bit 64-Pin LFCSP EP 制造商:Analog Devices 功能描述:12BIT DAC 16CH 5V 5391 LFCSP-64