参数资料
型号: AD5680BRJZ-1500RL7
厂商: Analog Devices Inc
文件页数: 4/20页
文件大小: 0K
描述: IC DAC 18BIT 5V SOT23-8
产品培训模块: Data Converter Fundamentals
DAC Architectures
标准包装: 1
系列: nanoDAC™
设置时间: 80µs
位数: 18
数据接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
转换器数目: 1
电压电源: 单电源
工作温度: -40°C ~ 105°C
安装类型: 表面贴装
封装/外壳: SOT-23-8
供应商设备封装: SOT-23-8
包装: 标准包装
输出数目和类型: 1 电压,单极
配用: EVAL-AD5680EBZ-ND - BOARD EVAL FOR AD5680
其它名称: AD5680BRJZ-1500RL7DKR
AD5680
Data Sheet
SERIAL INTERFACE
The AD5680 has a 3-wire serial interface (SYNC, SCLK, and
DIN) that is compatible with SPI, QSPI, and MICROWIRE
interface standards as well as with most DSPs. See Figure 2 for
a timing diagram of a typical write sequence.
The write sequence begins by bringing the SYNC line low. Data
from the DIN line is clocked into the 24-bit shift register on the
falling edge of SCLK. The serial clock frequency can be as high
as 30 MHz, making the AD5680 compatible with high speed
DSPs. On the 24th falling clock edge, the last data bit is clocked
in and the programmed function is executed, that is, a change
in DAC register contents occurs. At this stage, the SYNC line
can be kept low or brought high. In either case, it must be
brought high for a minimum of 33 ns before the next write
sequence so that a falling edge of SYNC can initiate the next
write sequence. Because the SYNC buffer draws more current
when VIN = 2 V than it does when VIN = 0.8 V, SYNC should be
idled low between write sequences for even lower power
operation. As mentioned previously, it must, however, be
brought high again just before the next write sequence.
INPUT SHIFT REGISTER
The input shift register is 24 bits wide (see Figure 26). The first
two bits are don’t care bits. Bit DB21 and Bit DB20 are reserved
bits and should be set to 0. The next 18 bits are the data bits
followed by two don’t care bits. These are transferred to the
DAC register on the 24th falling edge of SCLK.
SYNC INTERRUPT
In a normal write sequence, the SYNC line is kept low for at
least 24 falling edges of SCLK, and the DAC is updated on the
24th falling edge. However, if SYNC is brought high before the
24th falling edge, this acts as an interrupt to the write sequence.
The shift register is reset and the write sequence is seen as invalid.
Neither an update of the DAC register contents nor a change in
the operating mode occurs (see Figure 27).
POWER-ON RESET
The AD5680 family contains a power-on reset circuit that
controls the output voltage during power-up. The AD5680-1
DAC output powers up to 0 V, and the AD5680-2 DAC output
powers up to midscale. The output remains there until a valid
write sequence is made to the DAC. This is useful in applications
where it is important to know the output state of the DAC while
it is in the process of powering up.
05854-
033
X
RESERVED BITS
0
X
D17
D16
D15
D14
D13
D12
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
DATA BITS
DB23 (MSB)
DB0 (LSB)
Figure 26. Input Register Contents
05854-
034
DIN
DB23
DB0
INVALID WRITE SEQUENCE:
SYNC HIGH BEFORE 24TH FALLING EDGE
VALID WRITE SEQUENCE:
OUTPUT UPDATES ON THE 24TH FALLING EDGE
SYNC
SCLK
Figure 27. SYNC Interrupt Facility
Rev. B | Page 12 of 20
相关PDF资料
PDF描述
LTC1257CN8#PBF IC D/A CONV 12BIT VOLT OUT 8-DIP
MS27468E25A2PB CONN RCPT 100POS JAM NUT W/PINS
ICS87972DYI-147LFT IC CLK MULT/ZD BUFFER 52-LQFP
AD5664BCPZ-REEL7 IC DAC NANO 16BIT QUAD 10-LFCSP
D38999/26MC4SE CONN PLUG 4POS STRAIGHT W/SCKT
相关代理商/技术参数
参数描述
AD5680BRJZ-1REEL7 制造商:AD 制造商全称:Analog Devices 功能描述:5 V 18-Bit nanoDAC in a SOT-23
AD5680BRJZ-2500RL7 功能描述:IC DAC 18BIT 5V SOT23-8 RoHS:是 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:nanoDAC™ 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:50 系列:- 设置时间:4µs 位数:12 数据接口:串行 转换器数目:2 电压电源:单电源 功率耗散(最大):- 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:8-TSSOP,8-MSOP(0.118",3.00mm 宽) 供应商设备封装:8-uMAX 包装:管件 输出数目和类型:2 电压,单极 采样率(每秒):* 产品目录页面:1398 (CN2011-ZH PDF)
AD5680BRJZ-2REEL7 功能描述:IC DAC 18BIT 5V SOT23-8 RoHS:是 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:nanoDAC™ 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:50 系列:- 设置时间:4µs 位数:12 数据接口:串行 转换器数目:2 电压电源:单电源 功率耗散(最大):- 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:8-TSSOP,8-MSOP(0.118",3.00mm 宽) 供应商设备封装:8-uMAX 包装:管件 输出数目和类型:2 电压,单极 采样率(每秒):* 产品目录页面:1398 (CN2011-ZH PDF)
AD5681RBCPZ-1RL 功能描述:12 Bit Digital to Analog Converter 1 8-LFCSP-UD (2x2) 制造商:analog devices inc. 系列:nanoDAC+? 包装:带卷(TR) 零件状态:过期 位数:12 数模转换器数:1 建立时间:7μs 输出类型:Voltage - Buffered 差分输出:无 数据接口:SPI 参考类型:外部, 内部 电压 - 电源,模拟:2.7 V ~ 5.5 V 电压 - 电源,数字:1.8 V ~ 5.5 V INL/DNL(LSB):±1(最大),±1(最大) 架构:电阻串 DAC 工作温度:-40°C ~ 105°C 封装/外壳:8-UFDFN 裸露焊盘,CSP 供应商器件封装:8-LFCSP-UD(2x2) 标准包装:10,000
AD5681RBCPZ-1RL7 功能描述:IC DAC 12BIT SPI 8LFCSP 制造商:analog devices inc. 系列:nanoDAC+? 包装:剪切带(CT) 零件状态:在售 位数:12 数模转换器数:1 建立时间:7μs 输出类型:Voltage - Buffered 差分输出:无 数据接口:SPI 参考类型:外部, 内部 电压 - 电源,模拟:2.7 V ~ 5.5 V 电压 - 电源,数字:1.8 V ~ 5.5 V INL/DNL(LSB):±1(最大),±1(最大) 架构:电阻串 DAC 工作温度:-40°C ~ 105°C 封装/外壳:8-UFDFN 裸露焊盘,CSP 供应商器件封装:8-LFCSP-UD(2x2) 标准包装:1