参数资料
型号: AD677KNZ
厂商: Analog Devices Inc
文件页数: 11/16页
文件大小: 0K
描述: IC ADC 16BIT SAMPLING 16DIP
标准包装: 1
位数: 16
采样率(每秒): 100k
数据接口: DSP,串行
转换器数目: 1
功率耗散(最大): 480mW
电压电源: 模拟和数字,双 ±
工作温度: 0°C ~ 70°C
安装类型: 通孔
封装/外壳: 16-DIP(0.300",7.62mm)
供应商设备封装: 16-PDIP
包装: 管件
输入数目和类型: 1 个单端,双极
配用: AD677-EB-ND - BOARD EVAL SAMPLING ADC AD677
AD677
REV. A
–4–
(TMIN to TMAX, VCC = +12 V
5%, VEE = –12 V
5%, VDD = +5 V
10%)
1
TIMING SPECIFICATIONS
Parameter
Symbol
Min
Typ
Max
Units
Conversion Period
2, 3
tC
10
1000
s
CLK Period
4
tCLK
480
ns
Calibration Time
tCT
85532
tCLK
Sampling Time
tS
2
s
Last CLK to SAMPLE Delay
5
tLCS
2.1
s
SAMPLE Low
tSL
100
ns
SAMPLE to Busy Delay
tSS
30
75
ns
1st CLK Delay
tFCD
50
ns
CLK Low
6
tCL
50
ns
CLK High
6
tCH
50
ns
CLK to BUSY Delay
tCB
180
300
ns
CLK to SDATA Valid
tCD
50
100
175
ns
CLK to SCLK High
tCSH
100
180
300
ns
SCLK Low
tSCL
50
80
ns
SDATA to SCLK High
tDSH
50
80
ns
CAL High Time
tCALH
50
ns
CAL to BUSY Delay
tCALB
15
50
ns
NOTES
1See the “CONVERSION CONTROL” and “AUTOCALIBRATION” sections for detailed explanations of the above timing.
2Depends upon external clock frequency; includes acquisition time and conversion time. The maximum conversion period is specified to account for the droop of the
internal sample/hold function. Operation at slower rates may degrade performance.
3t
C = tFCD + 16
× t
CLK + tLCS.
4580 ns is recommended for optimal accuracy over temperature (not necessary during calibration cycle).
5If SAMPLE goes high before the 17th CLK pulse, the device will start sampling approximately 100 ns after the rising edge of the 17th CLK pulse.
6t
CH + tCL = tCLK and must be greater than 480 ns.
CAL
(INPUT)
BUSY
(OUTPUT)
CLK
*
(INPUT)
t
CT
t
CALH
t
CALB
t
CB
t
FCD
85530
85531
85532
1
23
t
CL
t
CH
t
CLK
*SHADED PORTIONS OF INPUT SIGNALS ARE OPTIONAL. FOR BEST PERFORMANCE, WE
RECOMMEND THAT THESE SIGNALS BE HELD LOW EXCEPT WHEN EXPLICITY SHOWN HIGH.
Figure 1. Calibration Timing
t
CB
BUSY
(OUTPUT)
t
FCD
t
CH
*SHADED PORTIONS OF INPUT SIGNALS ARE OPTIONAL. FOR BEST PERFORMANCE, WE
RECOMMEND THAT THESE SIGNALS BE HELD LOW EXCEPT WHEN EXPLICITY SHOWN HIGH.
SAMPLE*
(INPUT)
t
S
CLK
*
(INPUT)
1
23
15
16
17
t
S
t
LCS
MSB
BIT
2
BIT
15
BIT
13
BIT
14
BIT
16
SCLK
(OUTPUT)
SDATA
(OUTPUT)
OLD BIT 16
t
C
t
CD
t
SCL
t
DSH
t
SB
t
SL
t
CLK
t
CSH
t
CL
Figure 2. General Conversion Timing
相关PDF资料
PDF描述
VI-J22-MY-F2 CONVERTER MOD DC/DC 15V 50W
UP050B821K-B-B CAP CER 820PF 50V 10% AXIAL
VI-JWB-MY-F2 CONVERTER MOD DC/DC 95V 50W
MAX3033ECUE+ IC RS-422 TRANSMIT QUAD 16TSSOP
MS3110P12-10P CONN RCPT 10POS WALL MNT W/PINS
相关代理商/技术参数
参数描述
AD677KR 功能描述:IC ADC 16BIT 100KSPS 28-SOIC RoHS:否 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1 系列:- 位数:14 采样率(每秒):83k 数据接口:串行,并联 转换器数目:1 功率耗散(最大):95mW 电压电源:双 ± 工作温度:0°C ~ 70°C 安装类型:通孔 封装/外壳:28-DIP(0.600",15.24mm) 供应商设备封装:28-PDIP 包装:管件 输入数目和类型:1 个单端,双极
AD677KR-REEL 功能描述:IC ADC 16BIT SAMPLING 28-SOIC RoHS:否 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1 系列:- 位数:14 采样率(每秒):83k 数据接口:串行,并联 转换器数目:1 功率耗散(最大):95mW 电压电源:双 ± 工作温度:0°C ~ 70°C 安装类型:通孔 封装/外壳:28-DIP(0.600",15.24mm) 供应商设备封装:28-PDIP 包装:管件 输入数目和类型:1 个单端,双极
AD677KRZ 功能描述:IC ADC 16BIT 100KSPS 28-SOIC RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1 系列:- 位数:14 采样率(每秒):83k 数据接口:串行,并联 转换器数目:1 功率耗散(最大):95mW 电压电源:双 ± 工作温度:0°C ~ 70°C 安装类型:通孔 封装/外壳:28-DIP(0.600",15.24mm) 供应商设备封装:28-PDIP 包装:管件 输入数目和类型:1 个单端,双极
AD677KRZ-REEL 功能描述:IC ADC 16BIT 100KSPS 28-SOIC RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1 系列:- 位数:14 采样率(每秒):83k 数据接口:串行,并联 转换器数目:1 功率耗散(最大):95mW 电压电源:双 ± 工作温度:0°C ~ 70°C 安装类型:通孔 封装/外壳:28-DIP(0.600",15.24mm) 供应商设备封装:28-PDIP 包装:管件 输入数目和类型:1 个单端,双极
AD677TD 制造商:未知厂家 制造商全称:未知厂家 功能描述:MICROCIRCUIT, DIGITAL-LINEAR, FAST, SERIAL, 16-BIT, A/D CONVERTER, MULTICHIP SILICON